Area and power-efficient innovative congestion-aware Network-on-Chip architecture

被引:20
|
作者
Wang, Chifeng [1 ]
Hu, Wen-Hsiang [1 ]
Lee, Seung Eun [2 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
[2] Seoul Natl Univ Sci & Technol, Elect & Informat Engn Dept, Seoul, South Korea
关键词
Network-on-Chip (NoC); Interconnection network; Power-efficient; Area-efficient; Congestion-aware; DESIGN;
D O I
10.1016/j.sysarc.2010.10.009
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a novel Network-on-Chip architecture that not only enhances network transmission performance while maintaining a feasible implementation cost, but also provides a power-efficient solution for interconnection network scenarios. Diagonally-linked mesh NoC that uses wormhole packet switching technique implements a high-performance NoC platform to meet both cost and power consumption requirements. The proposed architecture uses an adaptive quasi-minimal routing algorithm so that it can improve average latency and saturation traffic load owing to its flexibility and adaptiveness. Based on these features, a congestion-aware routing algorithm is proposed to balance traffic load so as to alleviate congestion caused by high throughput network activities. Simulation results show that saturation load is improved dramatically for various traffic patterns. Implementation results also show that employing diagonal links is a more area-efficient method for improving network performance than using large buffers. It is shown that congestion-aware router requires negligible cost overhead but provides better throughput. Finally, simulation results also reveal that power consumption in the proposed architecture outperforms traditional mesh networks. (C) 2010 Elsevier B.V. All rights reserved.
引用
收藏
页码:24 / 38
页数:15
相关论文
共 50 条
  • [21] An adaptive congestion-aware routing algorithm based on network load for wireless routers in wireless network-on-chip
    Mamaghani, Shokoofeh Mikaeeli
    Jamali, Mohammad Ali Jabraeil
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 97 : 25 - 37
  • [22] A Congestion-aware Hybrid SRAM and STT-RAM Buffer Design for Network-on-Chip Router
    Lai, Jinzhi
    Cai, Jueping
    Chu, Jie
    [J]. IEICE ELECTRONICS EXPRESS, 2022, 20 (02):
  • [23] Work in Progress: ACAC: An Adaptive Congestion-aware Approximate Communication Mechanism for Network-on-Chip Systems
    Zhou, Shize
    Xue, Yongqi
    Li, Siyue
    Ji, Jinlun
    Cheng, Tong
    Li, Li
    Fu, Yuxiang
    [J]. 2022 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE, AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES 2022), 2022, : 5 - 6
  • [24] GPUOPT: Power-efficient Photonic Network-on-Chip for a Scalable GPU
    Bashir, Janibul
    Sarangi, Smruti R.
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2021, 17 (01)
  • [25] UBERNoC: Unified Buffer Power-Efficient Router for Network-on-Chip
    Farrokhbakht, Hossein
    Kao, Henry
    Jerger, Natalie Enright
    [J]. PROCEEDINGS OF THE 13TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS'19), 2019,
  • [26] Dual priority congestion aware shared-resource Network-on-Chip architecture
    Shu, Hao
    Shi, Jiangyi
    Ma, Peijun
    Gu, Huaxi
    Pan, Weitao
    Yang, Lin-an
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (07):
  • [27] ChangeSUB: A power efficient multiple network-on-chip architecture
    Baharloo, Mohammad
    Aligholipour, Rashid
    Abdollahi, Meisam
    Khonsari, Ahmad
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83 (83)
  • [28] Power Efficient Router Architecture for Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Gade, Sri Harsha
    Kishore, Raghav
    Kaushik, Shashwat
    Deb, Sujay
    [J]. PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 227 - 233
  • [29] A fault-tolerant design of faults and congestion-aware router in Three-dimensional Network-on-Chip
    [J]. Ouyang, Y.-M. (oyymbox@163.com), 1600, Chinese Institute of Electronics (41):
  • [30] A Power-Efficient Network-on-Chip for Multi-core Stream Processors
    Jiang, Guoyue
    Wang, Fang
    Li, Zhaolin
    Wei, Shaojun
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,