A Power-Efficient Network-on-Chip for Multi-core Stream Processors

被引:0
|
作者
Jiang, Guoyue [1 ]
Wang, Fang
Li, Zhaolin
Wei, Shaojun [1 ,2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ, Res Inst Informat Technol, Tsinghua Ntl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Stream processors have emerged as a mainstream solution for computation intensive applications. This paper proposes a power-efficient network-on-chip (NoC) for multi-core stream processors, aiming at improving the communication performance and power consumption. In the proposed NoC, specific stream paths are proposed according to features of multi-core stream processing. Specific stream paths are constructed based on a packet-switched NoC, providing fast and power-efficient transmissions for stream communications. To support specific stream paths on the packet-switched NoC, the modified micro-architecture of the router is proposed with a negligible area overhead. A set of stream applications are exploited for evaluation. Experimental results show that, an average of 16.0% latency reduction and 35.9% power saving can be obtained.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Area and Power-efficient Innovative Network-on-Chip Architecurte
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    Lee, Seung Eun
    [J]. PROCEEDINGS OF THE 18TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2010, : 533 - 539
  • [2] An Efficient Hardware Implementation of DVFS in Multi-Core System with Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Harsha, Gade Narayana Sri
    Deb, Sujay
    [J]. 2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 185 - 190
  • [3] Power-Efficient Calibration and Reconfiguration for Optical Network-on-Chip
    Zheng, Yan
    Lisherness, Peter
    Gao, Ming
    Bovington, Jock
    Cheng, Kwang-Ting
    Wang, Hong
    Yang, Shiyuan
    [J]. JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2012, 4 (12) : 955 - 966
  • [4] Wireless Network-on-Chip: A New Era in Multi-Core Chip Design
    Deb, Sujay
    Mondal, Hemanta Kumar
    [J]. PROCEEDINGS OF THE 2014 25TH IEEE INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2014, : 59 - 64
  • [5] Reliable network-on-chip design for multi-core system-on-chip
    Kuei-Chung Chang
    [J]. The Journal of Supercomputing, 2011, 55 : 86 - 102
  • [6] Reliable network-on-chip design for multi-core system-on-chip
    Chang, Kuei-Chung
    [J]. JOURNAL OF SUPERCOMPUTING, 2011, 55 (01): : 86 - 102
  • [7] Resilient and Power-Efficient Multi-Function Channel Buffers in Network-on-Chip Architectures
    DiTomaso, Dominic
    Kodi, Avinash Karanth
    Louri, Ahmed
    Bunescu, Razvan
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (12) : 3555 - 3568
  • [8] UBERNoC: Unified Buffer Power-Efficient Router for Network-on-Chip
    Farrokhbakht, Hossein
    Kao, Henry
    Jerger, Natalie Enright
    [J]. PROCEEDINGS OF THE 13TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS'19), 2019,
  • [9] GPUOPT: Power-efficient Photonic Network-on-Chip for a Scalable GPU
    Bashir, Janibul
    Sarangi, Smruti R.
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2021, 17 (01)
  • [10] A Heterogeneous Multi-core Network-on-Chip Mapping Optimization Algorithm
    Fang, Juan
    Zhao, Haoyan
    Zhang, Jiayue
    Shi, Jiamei
    [J]. ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2021, PT I, 2022, 13155 : 370 - 384