Towards simultaneous delay-fault built-in self-test and partial-scan insertion

被引:0
|
作者
Parthasarathy, G [1 ]
Bushnell, ML [1 ]
机构
[1] Rutgers State Univ, CAIP Res Ctr, Piscataway, NJ 08854 USA
关键词
D O I
10.1109/VTEST.1998.670870
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a novel hardware model to reconfigure a sequential ULSI circuit for partial-scanned delay-fault built-in self-test (BIST). We modify the standard stuck-fault BIST model to ensure highly robust delay tests by inserting hardware to avoid circuit hazards that invalidate delay tests. The model treats un-scanned flip-flops and latches as inverters or buffers. We propose a novel minimum feedback vertex set (FVS) algorithm based on quadratic 0-1 programming (which has O(n(2)) complexity) for partial-scan flip-flop selection. We obtain a pipelined sequential circuit and insert parity-flippers to remove hazards during testing. We avoid placing hardware on time-critical paths. We End the FVS and insert deglitching hardware for all of the 1989 ISCAS circuits.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [41] Applying Artificial Neural Networks to Logic Built-in Self-test: Improving Test Point Insertion
    Sun, Yang
    Millican, Spencer K.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (04): : 339 - 352
  • [42] BUILT-IN SELF-TEST OF THE INTEL 80386 MICROPROCESSOR
    GELSINGER, PP
    VLSI SYSTEMS DESIGN, 1986, 7 (12): : 54 - 55
  • [43] An effective built-in self-test for chargepump PLL
    Han, J
    Song, D
    Kim, H
    Kim, YY
    Kang, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (08): : 1731 - 1733
  • [44] Arithmetic built-in self-test for DSP cores
    Radecka, K
    Rajski, J
    Tyszer, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (11) : 1358 - 1369
  • [45] Improved built-in self-test of sequential circuits
    Jabbari, Hosna
    Muzio, Jon C.
    Sun, Lin
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 78 - 81
  • [46] Register size vs fault coverage in modified Circular Built-In Self-Test
    Stroud, CE
    He, P
    Damaria, TR
    AUTOTESTCON '96 - THE SYSTEM READINESS TECHNOLOGY CONFERENCE: TEST TECHNOLOGY AND COMMERCIALIZATION, CONFERENCE RECORD, 1996, : 23 - 28
  • [47] Applying Artificial Neural Networks to Logic Built-in Self-test: Improving Test Point Insertion
    Yang Sun
    Spencer K. Millican
    Journal of Electronic Testing, 2022, 38 : 339 - 352
  • [48] Combining scan test and built-in self test
    Seuring, Markus
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2006, 22 (03): : 297 - 299
  • [49] BUILT-IN SELF-TEST TRENDS IN MOTOROLA MICROPROCESSORS
    DANIELS, RG
    BRUCE, WC
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 64 - 71
  • [50] Efficient Built-In Self-Test algorithm for memory
    Wang, SJ
    Wei, CJ
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 66 - 70