Towards simultaneous delay-fault built-in self-test and partial-scan insertion

被引:0
|
作者
Parthasarathy, G [1 ]
Bushnell, ML [1 ]
机构
[1] Rutgers State Univ, CAIP Res Ctr, Piscataway, NJ 08854 USA
关键词
D O I
10.1109/VTEST.1998.670870
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a novel hardware model to reconfigure a sequential ULSI circuit for partial-scanned delay-fault built-in self-test (BIST). We modify the standard stuck-fault BIST model to ensure highly robust delay tests by inserting hardware to avoid circuit hazards that invalidate delay tests. The model treats un-scanned flip-flops and latches as inverters or buffers. We propose a novel minimum feedback vertex set (FVS) algorithm based on quadratic 0-1 programming (which has O(n(2)) complexity) for partial-scan flip-flop selection. We obtain a pipelined sequential circuit and insert parity-flippers to remove hazards during testing. We avoid placing hardware on time-critical paths. We End the FVS and insert deglitching hardware for all of the 1989 ISCAS circuits.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [31] Simultaneous bidirectional PAM-4 link with built-in self-test
    Hsieh, MT
    Sobelman, GE
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 255 - 258
  • [32] Boundary scan access of built-in self-test for field programmable gate arrays
    Gibson, G
    Gray, L
    Stroud, C
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 57 - 61
  • [33] Survey on built-in self-test and built-in self-repair of embedded memories
    Jiang, Jian-Hui
    Zhu, Wei-Guo
    Tongji Daxue Xuebao/Journal of Tongji University, 2004, 32 (08): : 1050 - 1056
  • [34] Crosstalk fault testing by the built-in self-test method with test points and phase shifters
    Shimizu, K
    Shirai, T
    Itazaki, N
    Kinoshita, K
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 2004, 87 (10): : 54 - 65
  • [35] A Transient Fault Tolerant Test Pattern Generator for On-line Built-in Self-test
    Fukazawa, Yuki
    Iwagaki, Tsuyoshi
    Ichihara, Hideyuki
    Inoue, Tomoo
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 85 - 90
  • [36] TEST SCHEDULING AND CONTROL FOR VLSI BUILT-IN SELF-TEST
    CRAIG, GL
    KIME, CR
    SALUJA, KK
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) : 1099 - 1109
  • [37] REALISTIC BUILT-IN SELF-TEST FOR STATIC RAMS
    DEKKER, R
    BEENKER, F
    THIJSSEN, L
    IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (01): : 26 - 34
  • [38] Built-in self-test methodology for A/D converters
    deVries, R
    Zwemstra, T
    Bruls, EMJG
    Regtien, PPL
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 353 - 358
  • [39] Built-in self-test for embedded voltage regulator
    Shi, Jiang
    Smith, Ricky
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 133 - 136
  • [40] IMPLEMENTING A BUILT-IN SELF-TEST PLA DESIGN
    TREUER, R
    FUJIWARA, H
    AGARWAL, VK
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 37 - 48