A 6.5-12.5-Gb/s Half-Rate Single-Loop All-Digital Referenceless CDR in 28-nm CMOS

被引:29
|
作者
Yu, Changzhi [1 ]
Sa, Euije [2 ]
Jin, Soowan [3 ]
Park, Himchan [1 ]
Shin, Jongshin [4 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 04107, South Korea
[2] SK Hynix, Icheon 17336, South Korea
[3] LG Elect, Seoul 06772, South Korea
[4] Samsung Elect Co Ltd, Foundry Div, Hwaseong 18448, South Korea
关键词
Digital loop filter; digitally controlled oscillator (DCO); extended bang-bang phase detector (XBBPD); half-rate sampling; high-speed integrated circuits; referenceless clock and data recovery (CDR); CLOCK; DESIGN; GB/S;
D O I
10.1109/JSSC.2020.3005750
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a novel method for frequency tracking based on an extended bang-bang phase detector (XBBPD) in a referenceless clock and data recovery (CDR) circuit. The XBBPD-based structure has a frequency tracking range that completely covers the tuning range of the digitally controlled oscillator (DCO) with a fast locking feature. To minimize the loop delay and thereby improve the jitter tolerance, the CDR design includes an additional proportional path that is realized by directly controlling the phase of the oscillator with the output signal of the phase detector. The design is all-digital, including digital filters that simplify the design. The CDR occupies an active area of 0.031 mm(2), implemented in a 28-nm CMOS process. The receiver operates up to 12.5 Gb/s. The frequency locking time, measured as the time required for every 1-Gb/s change in the input data, is 320 ns. The power consumption is only 21.13 mW, corresponding to an energy efficiency of 2.11 pJ/bit.
引用
收藏
页码:2831 / 2841
页数:11
相关论文
共 29 条
  • [21] A 36-60 Gb/s 253 fsrms Continuous-Rate Reference-Less CDR with Baud-Rate Unlimited-Range Frequency Acquisition Technique in 28-nm CMOS
    Li, Zhenghao
    Cai, Pingyi
    Luo, Xiongshi
    Zhong, Liping
    Fan, Taiyang
    Pan, Quan
    2024 50TH IEEE EUROPEAN SOLID-STATE ELECTRONICS RESEARCH CONFERENCE, ESSERC 2024, 2024, : 633 - 636
  • [22] A Sub-0.25-pJ/bit 47.6-to-58.8-Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR With a Deliberate-Current-Mismatch Frequency Acquisition Technique in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Wang, Lin
    Mak, Pui-In
    Maloberti, Franco
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (05) : 1358 - 1371
  • [23] A dual-channel half-rate 32 Gb/s, 5.3 pJ/bit SerDes transceiver with 3-tap-FFE and CTLE in 28-nm CMOS for very short reach C2C and C2M interconnection
    Liu, Zhaoyang
    Wen, Zhanhao
    Chen, Bao
    Xu, Jiang
    Wang, Zedong
    Zheng, Xuqiang
    MICROELECTRONICS JOURNAL, 2025, 159
  • [24] A 0.0285mm2 0.68pJ/bit Single-Loop Full-Rate Bang-Bang CDR without Reference and Separate Frequency Detector Achieving an 8.2(Gb/s)/μs Acquisition Speed of PAM-4 data in 28nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [25] A 0.14-to-0.29-pJ/bit 14-GBaud/s Trimodal (NRZ/PAM-4/PAM-8) Half-Rate Bang-Bang Clock and Data Recovery Circuit (BBCDR) in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 229 - 232
  • [26] A 0.14-to-0.29-pJ/bit 14-GBaud/s Trimodal (NRZ/PAM-4/PAM-8) Half-Rate Bang-Bang Clock and Data Recovery (BBCDR) Circuit in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (01) : 89 - 102
  • [27] A 1.2 pJ/b 6.4 Gb/s 8+1-Lane Forwarded-Clock Receiver with PVT-Variation-Tolerant All-Digital Clock and Data Recovery in 28nm CMOS
    Chen, Shuai
    Li, Hao
    Yang, Liqiong
    Yang, Zongren
    Hu, Weiwu
    Chiang, Patrick Yin
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [28] A Sub-0.25pJ/bit 47.6-to-58.8Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberately-Current-Mismatch Frequency Acquisition Technique in 28nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Wang, Lin
    Mak, Pui-In
    Maloberti, Franco
    Martins, Rui P.
    2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 131 - 134
  • [29] A 25Gb/s 5.99pJ/bit SerDes receiver with CTLE and quarter-rate adaptive loop-unrolling 5-tap DFE in 28-nm CMOS technology for wireline mediumreach interconnection
    Liu, Zhaoyang
    Chen, Bao
    Wen, Zhanhao
    Zheng, Xuqiang
    Wang, Zedong
    Xu, Jiang
    Zhen, Wenxiang
    IEICE ELECTRONICS EXPRESS, 2025, 22 (03):