A 6.5-12.5-Gb/s Half-Rate Single-Loop All-Digital Referenceless CDR in 28-nm CMOS

被引:29
|
作者
Yu, Changzhi [1 ]
Sa, Euije [2 ]
Jin, Soowan [3 ]
Park, Himchan [1 ]
Shin, Jongshin [4 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 04107, South Korea
[2] SK Hynix, Icheon 17336, South Korea
[3] LG Elect, Seoul 06772, South Korea
[4] Samsung Elect Co Ltd, Foundry Div, Hwaseong 18448, South Korea
关键词
Digital loop filter; digitally controlled oscillator (DCO); extended bang-bang phase detector (XBBPD); half-rate sampling; high-speed integrated circuits; referenceless clock and data recovery (CDR); CLOCK; DESIGN; GB/S;
D O I
10.1109/JSSC.2020.3005750
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a novel method for frequency tracking based on an extended bang-bang phase detector (XBBPD) in a referenceless clock and data recovery (CDR) circuit. The XBBPD-based structure has a frequency tracking range that completely covers the tuning range of the digitally controlled oscillator (DCO) with a fast locking feature. To minimize the loop delay and thereby improve the jitter tolerance, the CDR design includes an additional proportional path that is realized by directly controlling the phase of the oscillator with the output signal of the phase detector. The design is all-digital, including digital filters that simplify the design. The CDR occupies an active area of 0.031 mm(2), implemented in a 28-nm CMOS process. The receiver operates up to 12.5 Gb/s. The frequency locking time, measured as the time required for every 1-Gb/s change in the input data, is 320 ns. The power consumption is only 21.13 mW, corresponding to an energy efficiency of 2.11 pJ/bit.
引用
收藏
页码:2831 / 2841
页数:11
相关论文
共 29 条
  • [11] A 22.5-to-32Gb/s 3.2pJ/b Referenceless Baud-Rate Digital CDR with DFE and CTLE in 28nm CMOS
    Rahman, Wahid
    Yoo, Danny
    Liang, Joshua
    Sheikholeslami, Ali
    Tamura, Hirotaka
    Shibasaki, Takayuki
    Yamaguchi, Hisakatsu
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 120 - 120
  • [12] A 36-Gb/s Adaptive Baud-Rate CDR With CTLE and 1-Tap DFE in 28-nm CMOS
    Yoo, Danny
    Bagherbeik, Mohammad
    Rahman, Wahid
    Sheikholeslami, Ali
    Tamura, Hirotaka
    Shibasaki, Takayuki
    IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (11): : 252 - 255
  • [13] A 28/56 Gb/s NRZ/PAM-4 dual-mode transceiver with 1/4 rate reconfigurable 4-tap FFE and half-rate slicer in a 28-nm CMOS
    Yukun He
    Zhao Yuan
    Kanan Wang
    Renjie Tang
    Yunxiang He
    Xian Chen
    Zhengyang Ye
    Xiaoyan Gui
    Journal of Semiconductors, 2024, 45 (06) : 43 - 55
  • [14] A 28/56 Gb/s NRZ/PAM-4 dual-mode transceiver with 1/4 rate reconfigurable 4-tap FFE and half-rate slicer in a 28-nm CMOS
    He, Yukun
    Yuan, Zhao
    Wang, Kanan
    Tang, Renjie
    He, Yunxiang
    Chen, Xian
    Ye, Zhengyang
    Gui, Xiaoyan
    JOURNAL OF SEMICONDUCTORS, 2024, 45 (06)
  • [15] A 36-Gb/s 2x Half-Baud-Rate Adaptive Receiver in 28-nm CMOS
    Lan, Yi-Hao
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (07) : 1263 - 1272
  • [16] A 0.8-to-6.5 Gb/s Continuous-Rate Reference-Less Digital CDR With Half-Rate Common-Mode Clock-Embedded Signaling
    Lee, Kyongsu
    Sim, Jae-Yoon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (04) : 482 - 493
  • [17] A 10 Gb/s PAM4 receiver with reference-less half-rate Bang-Bang CDR in 180-nm CMOS
    Liu, Jiaxin
    Zhang, Yinhang
    Yin, Chao
    Yang, Xi
    Zhan, Yongzheng
    MICROELECTRONICS JOURNAL, 2025, 157
  • [18] A 2.5-Gb/s multi-rate 0.25-μm CMOS clock and data recovery circuit utilizing a hybrid analog/digital loop filter and all-digital referenceless frequency acquisition
    Perrott, Michael H.
    Huang, Yunteng
    Baird, Rex T.
    Garlepp, Bruno W.
    Pastorello, Douglas
    King, Eric T.
    Yu, Qicheng
    Kasha, Dan B.
    Steiner, Philip
    Zhang, Ligang
    Hein, Jerrell
    Del Signore, Bruce
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2930 - 2944
  • [19] A 0.0285-mm2 0.68-pJ/bit Single-Loop Full-Rate Bang-Bang CDR Without Reference and Separate FD Pulling Off an 8.2-Gb/s/μs Acquisition Speed of the PAM-4 Input in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (02) : 546 - 561
  • [20] A 1.0-Gb/s, 0.03-mm2, 1.28-pEbit Half-Rate All-Digital Injection-Locked Clock and Data Recovery with Maximum Timing-Margin Tracking Loop
    Choo, Min-Seong
    Ko, Han-Gon
    Cho, Sung-Yong
    Lee, Kwangho
    Jeong, Deog-Kyoon
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 73 - 76