A Design Scheme for the Improved Non-binary LDPC Coder-decoder

被引:0
|
作者
Gao, Jing-Peng [1 ]
Kong, Wei-Yu [1 ]
Song, Yi-Bing [2 ]
机构
[1] Harbin Engn Univ, Coll Informat & Commun Engn, Harbin 150001, Peoples R China
[2] Navy Submarine Acad, Qingdao 266199, Peoples R China
关键词
QC; LDPC; Mixed-FFT-BP; Design of code and decode;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Specific to the problem that the low coding and decoding efficiency and the large resources occupation existed in the non-binary LDPC coder-decoder based on FPGA, this paper proposed an improvement plan that can effectively improve the coding and decoding efficiency and decrease the resources occupation of FPGA. Combining with QC-LDPC encoding algorithm and Mixed-FFT-BP decoding algorithm, the scheme can decrease the memory capacity when coding to improve the utilization ratio and decrease the usage of multiplier when decoding. This scheme can guarantee the data precision, in the meanwhile, decrease the loss of logical resources, which achieve the coder-decoder's optimal improvement. The theory research and simulation results demonstrate that Mixed-FFT-BP decoding algorithm can decrease the usage of multipliers, the loss of logical resources and the quantization error without the loss of precision in the case of ensuring accuracy of the data in the process of operation. This scheme is a practical scheme for coder-decoder, which can provide reference for its actual application.
引用
收藏
页码:724 / 730
页数:7
相关论文
共 50 条
  • [1] Decoder Design for Non-binary LDPC Codes
    Liu, Fei
    Li, Haitao
    [J]. 2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [2] Energy Efficient Decoder Design for Non-binary LDPC Codes
    Yasodha, T.
    Jocobraglend, I.
    Jeyanthi, K. Meena Alias
    [J]. POWER ELECTRONICS AND RENEWABLE ENERGY SYSTEMS, 2015, 326 : 1497 - 1507
  • [3] Improved Trellis-Based Decoder for Non-Binary LDPC Codes
    Kim, Sangmin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING, NETWORKING AND COMMUNICATIONS (ICNC), 2016,
  • [4] Cooperative Decoder Design for Non-binary LDPC Code with Coefficients Selection
    Yu, Yang
    Chen, Wen
    Li, Jun
    Geller, Benoit
    [J]. 2013 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2013, : 1868 - 1873
  • [5] A 630 Mbps Non-Binary LDPC Decoder for FPGA
    Lacruz, J. O.
    Garcia-Herrero, F.
    Canet, M. J.
    Valls, J.
    Perez-Pascual, A.
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1989 - 1992
  • [6] DEVELOPMENT OF THE LDPC CODER-DECODER OF THE DVB-S2 STANDARD ON FPGA
    Zinchenko, M. Yu.
    Levadniy, A. M.
    Grebenko, Yu. A.
    [J]. 2018 SYSTEMS OF SIGNAL SYNCHRONIZATION, GENERATING AND PROCESSING IN TELECOMMUNICATIONS (SYNCHROINFO), 2018,
  • [7] Architecture of a low-complexity non-binary LDPC decoder
    Voicila, Adrian
    Declercq, David
    Verdier, Francois
    Fossorier, Marc
    Urard, Pascal
    [J]. 2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 197 - +
  • [8] An Efficient Decoder Architecture for Cyclic Non-binary LDPC Codes
    Lu, Yichao
    Tian, Guifen
    Goto, Satoshi
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 397 - 400
  • [9] Efficient Network for Non-Binary QC-LDPC Decoder
    Zhang, Chuan
    Sha, Jin
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2617 - 2620
  • [10] Memory Efficient Column-layered Decoder Design for Non-binary LDPC Codes
    He, Kai
    Sha, Jin
    Wang, Zhongfeng
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2613 - 2616