An Efficient Decoder Architecture for Cyclic Non-binary LDPC Codes

被引:0
|
作者
Lu, Yichao [1 ]
Tian, Guifen [2 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Tokyo, Japan
[2] Toshiba Co Ltd, CSRD Semicond & Storage, Tokyo, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a hybrid message-passing decoding algorithm which consumes very low computational complexity, while achieving competitive error performance compared with conventional min-max algorithm. Simulation result on a (255,175) cyclic code shows that this algorithm obtains at least 0.5dB coding gain over other state-of-the-art low-complexity non-binary LDPC (NB-LDPC) decoding algorithms. Based on this algorithm, a partial-parallel decoder architecture is implemented for cyclic NB-LDPC codes, where the variable node units are redesigned and the routing network is optimized for the proposed algorithm. Synthesis results demonstrate that about 24.3% gates and 12% memories can be saved over previous works.
引用
收藏
页码:397 / 400
页数:4
相关论文
共 50 条
  • [1] Energy Efficient Decoder Design for Non-binary LDPC Codes
    Yasodha, T.
    Jocobraglend, I.
    Jeyanthi, K. Meena Alias
    [J]. POWER ELECTRONICS AND RENEWABLE ENERGY SYSTEMS, 2015, 326 : 1497 - 1507
  • [2] Partial-parallel Decoder Architecture for Quasi-cyclic Non-binary LDPC Codes
    Zhang, Xinmiao
    Cai, Fang
    [J]. 2010 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2010, : 1506 - 1509
  • [3] Reduced-Complexity Decoder Architecture for Non-Binary LDPC Codes
    Zhang, Xinmiao
    Cai, Fang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (07) : 1229 - 1238
  • [4] Decoder Design for Non-binary LDPC Codes
    Liu, Fei
    Li, Haitao
    [J]. 2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [5] Efficient Check Node Unit Architecture for Non-binary Quasi-Cyclic LDPC Codes
    Thang Xuan Pham
    Lee, Hanho
    [J]. 2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 216 - 217
  • [6] Memory Efficient Column-layered Decoder Design for Non-binary LDPC Codes
    He, Kai
    Sha, Jin
    Wang, Zhongfeng
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2613 - 2616
  • [7] Architecture of a low-complexity non-binary LDPC decoder
    Voicila, Adrian
    Declercq, David
    Verdier, Francois
    Fossorier, Marc
    Urard, Pascal
    [J]. 2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 197 - +
  • [8] An Efficient High-Rate Non-Binary LDPC Decoder Architecture With Early Termination
    Li, Mao-Ruei
    Chu, Wei-Xiang
    Lee, Huang-Chang
    Ueng, Yeong-Luh
    [J]. IEEE ACCESS, 2019, 7 : 20302 - 20315
  • [9] Efficient EMS decoding for Non-Binary LDPC Codes
    Zhou, Leixin
    Sha, Jin
    Wang, Zhongfeng
    [J]. 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 339 - 342
  • [10] Improved Trellis-Based Decoder for Non-Binary LDPC Codes
    Kim, Sangmin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING, NETWORKING AND COMMUNICATIONS (ICNC), 2016,