A Novel 10T SRAM cell for Low Power Applications

被引:0
|
作者
Bansal, Manav [1 ]
Kumar, Ankur [1 ]
Singh, Priyanka [1 ]
Nagaria, R. K. [1 ]
机构
[1] Motilal Nehru Natl Inst Technol Allahabad, Dept Elect & Commun Engn, Allahabad 211004, Uttar Pradesh, India
关键词
Conventional 6T SRAM cell; Conventional 8T SRAM cell; Delay; Noise Margin; SRAM; Stability; LEAKAGE REDUCTION;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper represents a novel ten transistor based static random access memory (SRAM) architecture with high read noise margin for low power applications. The novel 10T SRAM cell architecture has been designed, using cadence virtuoso tool in 45nm CMOS technology. Its performance characteristics such as read/write delay, leakage power dissipation, read stability, write-ability, Static Noise Margins have been examined and compared with different 6T and 8T SRAM cell architectures. The simulation results reveal appreciable improvement in stability, read behavior and consumes least power at the cost of area overhead. The proposed cell has a Read Noise margin of 220 mV while for the conventional 6T cell it is 80 mV. Energy efficiency for the proposed P10T cell is found to be 4.07 eV while for the conventional 6T it is 4.87 eV. All simulations have been carried out at 0.4 volts supply voltage.
引用
收藏
页码:146 / 149
页数:4
相关论文
共 50 条
  • [41] A Novel Design of Low Power Nonvolatile 10T1R SRAM Cell
    Gupta, Neha
    Pahuja, Hitesh
    Singh, Balwinder
    Nagpal, Navneet
    [J]. 2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 232 - 237
  • [42] Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    [J]. ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [43] A Subthreshold 10T SRAM Cell With Enhanced Read and Write Operations
    Zhang, Jiubai
    Wu, Xiaoqing
    Yi, Xilin
    Lv, Jiaxun
    He, Yajuan
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [44] A 10T Soft-Error-Immune SRAM With Multi-Node Upset Recovery for Low-Power Space Applications
    Pal, Soumitra
    Sahay, Shubham
    Ki, Wing-Hung
    Tsui, Chi-Ying
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) : 85 - 88
  • [45] Ultra-low-power and stable 10-nm FinFET 10T sub-threshold SRAM
    Abbasian, Erfan
    Birla, Shilpi
    Gholipour, Morteza
    [J]. MICROELECTRONICS JOURNAL, 2022, 123
  • [46] Design of 10T full adder cell for ultralow-power applications
    Dokania, Vishesh
    Verma, Richa
    Guduri, Manisha
    Islam, Aminul
    [J]. AIN SHAMS ENGINEERING JOURNAL, 2018, 9 (04) : 2363 - 2372
  • [47] A 0.2 V 32-Kb 10T SRAM With 41 nW Standby Power for IoT Applications
    Chien, Yung-Chen
    Wang, Jinn-Shyan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2443 - 2454
  • [48] Design of 7T Sram Cell for Low Power Applications
    Ansari, Abdul Quaiyum
    Ansari, Javed Akhtar
    [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [49] Read/write margin enhanced 10T SRAM for low voltage application
    Peng, Chunyu
    Guan, Lijun
    Lu, Wenjuan
    Wu, Xiulong
    Ji, Xincun
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (12):
  • [50] SRAM-Based NATURE: A Dynamically Reconfigurable FPGA Based on 10T Low-Power SRAMs
    Lin, Ting-Jung
    Zhang, Wei
    Jha, Niraj K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (11) : 2151 - 2156