Silicon Hard-Stop Spacers for 3D Integration of Superconducting Qubits

被引:8
|
作者
Niedzielski, Bethany M. [1 ]
Kim, David K. [1 ]
Schwartz, Mollie E. [1 ]
Rosenberg, Danna [1 ]
Calusine, Greg [1 ]
Das, Rabi [1 ]
Melville, Alexander J. [1 ]
Plant, Jason [1 ]
Racz, Livia [1 ]
Yoder, Jonilyn L. [1 ]
Ruth-Yost, Donna [1 ]
Oliver, William D. [1 ,2 ]
机构
[1] MIT, Lincoln Lab, 244 Wood St, Lexington, MA 02420 USA
[2] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
关键词
superconducting qubits; 3D integration; bump-bonded planarity;
D O I
10.1109/iedm19573.2019.8993515
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As designs for superconducting qubits become more complex, 3D integration of two or more vertically bonded chips will become necessary to enable increased density and connectivity. Precise control of the spacing between these chips is required for accurate prediction of circuit performance. In this paper, we demonstrate an improvement in the planarity of bonded superconducting qubit chips while retaining device performance by utilizing hard-stop silicon spacer posts. These silicon spacers are defined by etching several microns into a silicon substrate and are compatible with 3D -integrated qubit fabrication. This includes fabrication of Josephson junctions, superconducting air-bridge crossovers, underbump metallization and indium bumps. To qualify the integrated process, we demonstrate high-quality factor resonators on the etched surface and measure qubit coherence (T-1, T-2,T-echo > 40 mu s) in the presence of silicon posts as near as 350 lam to the qubit.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Superconducting High-Aspect Ratio Through-Silicon Vias With DC-Sputtered Al for Quantum 3D Integration
    Alfaro-Barrantes, J. A.
    Mastrangeli, M.
    Thoen, D. J.
    Visser, S.
    Bueno, J.
    Baselmans, J. J. A.
    Sarro, P. M.
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (07) : 1114 - 1117
  • [32] INTEGRATION OF 3D AUDIO AND 3D VIDEO FOR FTV
    Tehrani, Mehrdad Panahpour
    Yendo, Tomohiro
    Fujii, Toshiaki
    Takeda, Kazuya
    Mase, Kenji
    Tanimoto, Masayuki
    2009 3DTV-CONFERENCE: THE TRUE VISION - CAPTURE, TRANSMISSION AND DISPLAY OF 3D VIDEO, 2009, : 265 - +
  • [33] Progress of 3D integration technologies and 3D interconnects
    Pozder, Scott
    Chatterjee, Ritwik
    Jain, Ankur
    Huang, Zhihong
    Jones, Robert E.
    Acosta, Eddie
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 213 - 215
  • [34] The emergence of Stacked 3D Silicon and its impact on microelectronics systems integration
    Carson, J
    EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 1 - 8
  • [35] 3D integration of photonic crystal devices: vertical coupling with a silicon waveguide
    Ferrier, L.
    Romeo, P. Rojo
    Letartre, X.
    Drouard, E.
    Viktorovitch, P.
    OPTICS EXPRESS, 2010, 18 (15): : 16162 - 16174
  • [36] Silicon Photomultipliers Technology at Fondazione Bruno Kessler and 3D Integration Perspectives
    Paternoster, Giovanni
    Ferrario, Lorenza
    Acerbi, Fabio
    Gola, Alberto Giacomo
    Bellutti, Pierluigi
    49TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2019), 2019, : 50 - 53
  • [37] Role of Through Silicon Via in 3D Integration: Impact on Delay and Power
    Chandrakar, Shivangi
    Gupta, Deepika
    Majumder, Manoj Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [38] Novel Through-Silicon Via Technologies for 3D System Integration
    Thadesar, Paragkumar A.
    Dembla, Ashish
    Brown, Devin
    Bakir, Muhannad S.
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [39] CMOS-compatible through silicon vias for 3D process integration
    Tsang, Cornelia K.
    Andry, Paul S.
    Sprogis, Edmund J.
    Patel, Chirag S.
    Webb, Bucknell C.
    Manzer, Dennis G.
    Knickerbocker, John U.
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 145 - +
  • [40] Investigation of different methods for isolation in through silicon via for 3D integration
    Sage, Stephane
    John, Peggy
    Dobritz, Stephan
    Boernge, Jochen
    Vitiello, Julien
    Boettcher, Matthias
    MICROELECTRONIC ENGINEERING, 2013, 107 : 61 - 64