Silicon Hard-Stop Spacers for 3D Integration of Superconducting Qubits

被引:8
|
作者
Niedzielski, Bethany M. [1 ]
Kim, David K. [1 ]
Schwartz, Mollie E. [1 ]
Rosenberg, Danna [1 ]
Calusine, Greg [1 ]
Das, Rabi [1 ]
Melville, Alexander J. [1 ]
Plant, Jason [1 ]
Racz, Livia [1 ]
Yoder, Jonilyn L. [1 ]
Ruth-Yost, Donna [1 ]
Oliver, William D. [1 ,2 ]
机构
[1] MIT, Lincoln Lab, 244 Wood St, Lexington, MA 02420 USA
[2] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
关键词
superconducting qubits; 3D integration; bump-bonded planarity;
D O I
10.1109/iedm19573.2019.8993515
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As designs for superconducting qubits become more complex, 3D integration of two or more vertically bonded chips will become necessary to enable increased density and connectivity. Precise control of the spacing between these chips is required for accurate prediction of circuit performance. In this paper, we demonstrate an improvement in the planarity of bonded superconducting qubit chips while retaining device performance by utilizing hard-stop silicon spacer posts. These silicon spacers are defined by etching several microns into a silicon substrate and are compatible with 3D -integrated qubit fabrication. This includes fabrication of Josephson junctions, superconducting air-bridge crossovers, underbump metallization and indium bumps. To qualify the integrated process, we demonstrate high-quality factor resonators on the etched surface and measure qubit coherence (T-1, T-2,T-echo > 40 mu s) in the presence of silicon posts as near as 350 lam to the qubit.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] 3D Integration
    Gupta, Piyush
    2019 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2019,
  • [22] Research on Crosstalk Issue of Through Silicon Via for 3D Integration
    Kang, Ting
    Yan, Zhaowen
    Zhang, Wei
    Wang, Jianwei
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 396 - 400
  • [23] Considerations on Integration of Through Silicon Via with 3D NAND Scaling
    Lu, Mei-Chien
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 6 - 12
  • [24] 3D CHIP INTEGRATION WITH THROUGH SILICON-VIAS (TSVs)
    Birla, Shilpi
    Shukla, Neeraj Kr.
    Singh, R. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING (ICACTE 2009), VOLS 1 AND 2, 2009, : 1175 - 1180
  • [25] Experimental characterization of coaxial through silicon vias for 3D integration
    Adamshick, Stephen
    Coolbaugh, Douglas
    Liehr, Michael
    MICROELECTRONICS JOURNAL, 2015, 46 (05) : 377 - 382
  • [26] Inspection and metrology for through-silicon vias and 3D integration
    Rudack, Andrew C.
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVI, PTS 1 AND 2, 2012, 8324
  • [27] 3D hard copy
    Rosenbloom, A
    COMMUNICATIONS OF THE ACM, 2005, 48 (06) : 32 - 35
  • [28] Deployment of system integration and global competition of the R & D on 3D silicon technology
    Technology Planning Project, Packaging Engineering Division, NEC Electronics Corporation, 1753 Shimonumabe, Nakahara-Ku, Kawasaki-Shi, Kanagawa 211-8668, Japan
    J. Jpn. Inst. Electron. Packag., 2009, 4 (273-278):
  • [29] Magnetically Defined Qubits on 3D Topological Insulators
    Ferreira, Gerson J.
    Loss, Daniel
    PHYSICAL REVIEW LETTERS, 2013, 111 (10)
  • [30] Wafer Level 3D System integration based on Silicon Interposers with Through Silicon Vias
    Zoschke, Kai
    Oppermann, Hermann
    Manier, C. -A.
    Ndip, Ivan
    Puschmann, Rene
    Ehrmann, Oswin
    Wolf, Juergen
    Lang, Klaus-Dieter
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 8 - 13