Cost Projections and Benefits for Transistor-Level 3-D Integration with Stacked Nanowires

被引:0
|
作者
Macha, Naveen Kumar [1 ]
Rahman, Mostafizur [1 ]
机构
[1] Univ Missouri Kansas City, Dept Comp Sci & Elect Engn, Kansas City, MO 64110 USA
关键词
3-D IC; 3-D CMOS; Fine-Grained; 3-D; SN3D; 3-D Manufacturing; 3-D Cost; SN3D Cost;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To continue scaling beyond 2-D CMOS with 3-D integration, any new 3-D IC technology has to be comparable or better than 2-D CMOS in terms of scalability, enhanced functionality, density, power, performance, cost, and reliability. Transistor-level 3-D integration carries the most potential in this regard. Recently, we proposed a stacked horizontal nanowire based transistor-level 3-D integration approach, called SN3D [1][2][3] that solves scaling challenges and achieves tremendous benefits with respect to 2-D CMOS while keeping manageable thermal profile. In this paper, we present the cost analysis of SN3D and show comparison with 2-D CMOS (2D), conventional TSV based 3-D (T3D) and Monolithic 3-D integrations (M3D). In our cost model, we capture the implications of manufacturing, circuit density, interconnects, bonding and heat in determining die cost, and evaluate how cost scales as transistor count increases. Since SN3D is a new 3-D IC fabric, based on our proposed manufacturing pathway[1] we assumed complexity of fabrication steps as proportionality constants in our cost estimation model. Our analysis revealed 86%, 72% and 74% reduction in area; 55%, 43% and 43% reduction in interconnects distribution and total interconnect length for SN3D, which largely contributed to 70%, 67% and 68% reduction in cost in comparison to 2D, T3D and M3D respectively.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Analysis of Propagation Delay in 3-D Stacked DRAM
    Kannan, Sukeshwar
    Kim, Bruce
    Cho, Sang-Bock
    Ahn, Byoungchul
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1839 - 1842
  • [42] Sustaining the Silicon Revolution from 3-D Transistors to 3-D Integration
    Liu, Tsu-Jae King
    Zheng, Peng
    Connelly, Daniel
    Kato, Kimihiko
    Nguyen, Robert
    Qian, Chuang
    Peschot, Alexis
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [43] Reducing Cost of Yield Enhancement in 3-D Stacked Memories Via Asymmetric Layer Repair Capability
    Rab, Muhammad Tauseef
    Bawa, Asad Amin
    Touba, Nur A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (09) : 2017 - 2024
  • [44] Biomaterials for Integration with 3-D Bioprinting
    Aleksander Skardal
    Anthony Atala
    Annals of Biomedical Engineering, 2015, 43 : 730 - 746
  • [45] Contour integration in 3-D space
    Wasaki, Natsuko
    Takeuchi, Tatsuto
    PERCEPTION, 2021, 50 (1_SUPPL) : 192 - 192
  • [46] Biomaterials for Integration with 3-D Bioprinting
    Skardal, Aleksander
    Atala, Anthony
    ANNALS OF BIOMEDICAL ENGINEERING, 2015, 43 (03) : 730 - 746
  • [47] 3-D Self-Aligned Stacked Ge Nanowires Complementary FET Featuring Single Gate Simple Process
    Lin, Yi-Wen
    Chen, Bo-An
    Huang, Kai-Wei
    Chen, Bo-Xu
    Luo, Guang-Li
    Wu, Yung-Chun
    Hou, Fu-Ju
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (10) : 2013 - 2016
  • [48] Interstratum Connection Design Considerations for Cost-Effective 3-D System Integration
    Alam, Syed M.
    Jones, Robert E.
    Pozder, Scott
    Chatterjee, Ritwik
    Rauf, Shahid
    Jain, Ankur
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 450 - 460
  • [49] Low-Cost 3-D Integration of RF and Micro-Cooling Systems
    Chen, Chung-Hao
    Chung, David J.
    Bhattacharya, Swapan
    Papapolymerou, John
    Peroulis, Dimitrios
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 151 - +
  • [50] DETERMINATION OF 3-D OBJECT ORIENTATION FROM PROJECTIONS
    PINJO, Z
    CYGANSKI, D
    ORR, JA
    PATTERN RECOGNITION LETTERS, 1985, 3 (05) : 351 - 356