Cost Projections and Benefits for Transistor-Level 3-D Integration with Stacked Nanowires

被引:0
|
作者
Macha, Naveen Kumar [1 ]
Rahman, Mostafizur [1 ]
机构
[1] Univ Missouri Kansas City, Dept Comp Sci & Elect Engn, Kansas City, MO 64110 USA
关键词
3-D IC; 3-D CMOS; Fine-Grained; 3-D; SN3D; 3-D Manufacturing; 3-D Cost; SN3D Cost;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To continue scaling beyond 2-D CMOS with 3-D integration, any new 3-D IC technology has to be comparable or better than 2-D CMOS in terms of scalability, enhanced functionality, density, power, performance, cost, and reliability. Transistor-level 3-D integration carries the most potential in this regard. Recently, we proposed a stacked horizontal nanowire based transistor-level 3-D integration approach, called SN3D [1][2][3] that solves scaling challenges and achieves tremendous benefits with respect to 2-D CMOS while keeping manageable thermal profile. In this paper, we present the cost analysis of SN3D and show comparison with 2-D CMOS (2D), conventional TSV based 3-D (T3D) and Monolithic 3-D integrations (M3D). In our cost model, we capture the implications of manufacturing, circuit density, interconnects, bonding and heat in determining die cost, and evaluate how cost scales as transistor count increases. Since SN3D is a new 3-D IC fabric, based on our proposed manufacturing pathway[1] we assumed complexity of fabrication steps as proportionality constants in our cost estimation model. Our analysis revealed 86%, 72% and 74% reduction in area; 55%, 43% and 43% reduction in interconnects distribution and total interconnect length for SN3D, which largely contributed to 70%, 67% and 68% reduction in cost in comparison to 2D, T3D and M3D respectively.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] 3-D Stacked Die: Now or Future?
    Bansal, Samta
    Rey, Juan C.
    Yang, Andrew
    Jang, Myung-Soo
    Lu, L. C.
    Magarshack, Philippe
    Pol, Marchal
    Radojcic, Riko
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 298 - 299
  • [22] 3-D design of stacked die and SiP
    Jensen, G. (gjensen@cad-design.com), 2005, IHS Publishing Group (14):
  • [23] The time is now for 3-D stacked die
    Nelson, Rick
    EDN, 2010, 55 (13) : 9 - 9
  • [24] Reliability study of 3-D stacked structures
    Heikkilä, R
    Tanskanen, J
    Ristolainen, EO
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1449 - 1453
  • [25] Wafer Level Integration of 3-D Heat Sinks in Power ICs
    Para, Isabella
    Marasso, S. L.
    Perrone, D.
    Gentile, M. G.
    Sanfilippo, C.
    Richieri, Giovanni
    Merlin, Luigi
    Pugliese, D.
    Cocuzza, M.
    Ferrero, S.
    Scaltrito, L.
    Pirri, C. F.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 4226 - 4232
  • [26] Fighting stochastic variability in a D-type flip-flop with transistor-level reconfiguration
    Trefzer, Martin A.
    Walker, James A.
    Bale, Simon J.
    Tyrrell, Andy M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2015, 9 (04): : 190 - 196
  • [27] Transistor-Level Monolithic 3D Standard Cell Layout Optimization for Full-Chip Static Power Integrity
    Ku, Bon Woong
    Song, Taigon
    Nieuwoudt, Arthur
    Lim, Sung Kyu
    2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
  • [28] 3D Sidewall Integration of Ultrahigh-Density Silicon Nanowires for Stacked Channel Electronics
    Wu, Xiaoxiang
    Ma, Haiguang
    Yin, Han
    Pan, Danfeng
    Wang, Junzhuan
    Yu, Linwei
    Xu, Jun
    Shi, Yi
    Chen, Kunji
    ADVANCED ELECTRONIC MATERIALS, 2019, 5 (07)
  • [29] Thermal Characterization of 3-D Stacked Heterogeneous Integration (HI) Package for HighPower Computing Applications
    Jain, Aakrati
    Miyazawa, Risa
    Raghavan, Sathya
    Chowdhury, Prabudhya Roy
    Farooq, Mukta Ghate
    Kumar, Arvind
    Sakuma, Katsuyuki
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1219 - 1225
  • [30] Monolithic 3-D Integration
    Bishop, Mindy D.
    Wong, H-S. Philip
    Mitra, Subhasish
    Shulaker, Max M.
    IEEE MICRO, 2019, 39 (06) : 16 - 27