Novel gate and substrate triggering techniques for deep sub-micron ESD protection devices

被引:8
|
作者
Semenov, O [1 ]
Sarbishaei, H
Axelrad, V
Sachdev, M
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
[2] Sequoia Design Syst, Woodside, CA 94062 USA
基金
加拿大自然科学与工程研究理事会;
关键词
electrostatic discharge (ESD); gate triggering; substrate triggering; ESD robustness;
D O I
10.1016/j.mejo.2005.07.019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As technology feature size is reduced, ESD becomes the dominant failure mode due to lower gate oxide breakdown voltage. In this paper, the effectiveness of new gate and substrate triggering techniques has been investigated to lower the trigger voltage of the LVTSCR and MOSFET based ESD protection circuits using 2D simulations and HBM/TLP measurements. The simulation results show that the using these techniques reduces the ESD triggering voltage by 63 and 44% for MOSFET-based and LVTSCR-based ESD structures, respectively, under 2 kV HBM ESD stress. The effectiveness of proposed gate and substrate triggering techniques is also confirmed by the HBM and TLP measurements. (C) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 50 条
  • [11] Modeling of gate capacitance for deep sub-micron MOSFETs
    Dai Yuehua
    Chen Junning
    Ke Daoming
    Zhu Dezhi
    Xu Chao
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (03): : 435 - 438
  • [12] Impact and damage on deep sub-micron CMOS technology induced by substrate current due to ESD stress
    Galy, Ph.
    Dudit, S.
    Vallet, M.
    Richier, C.
    Entringer, C.
    Jezequel, F.
    Petit, E.
    Beltritti, J.
    MICROELECTRONICS RELIABILITY, 2009, 49 (9-11) : 1107 - 1110
  • [13] ESD CHARACTERISTICS OF GGNMOS DEVICE IN DEEP SUB-MICRON CMOS TECHNOLOGY
    Jun, Shi
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON AUDIO, LANGUAGE AND IMAGE PROCESSING (ICALIP), 2016, : 327 - 331
  • [14] Dynamic substrate resistance snapback triggering of ESD protection devices
    Vassilev, V
    Groeseneken, G
    Steyaert, M
    Maes, H
    41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 256 - 260
  • [15] TRANSPORT IN SUB-MICRON DEVICES
    FERRY, DK
    JOURNAL DE PHYSIQUE, 1981, 42 (NC7): : 253 - 261
  • [16] SUB-MICRON LITHOGRAPHY TECHNIQUES
    LAWES, RA
    APPLIED SURFACE SCIENCE, 1989, 36 (1-4) : 485 - 499
  • [17] Designing in deep sub-micron
    Katsioulas, Tom
    Electronic Engineering (London), 1994, 66 (814):
  • [18] Microarchitectural power modeling techniques for deep sub-micron microprocessors
    Kim, NS
    Kgil, T
    Bertacco, V
    Austin, T
    Mudge, T
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 212 - 217
  • [19] A tunneling model for gate oxide failure in deep sub-micron technology
    Bernardini, S
    Portal, JM
    Masson, P
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1404 - 1405
  • [20] Investigation of iridium as a gate electrode for deep sub-micron CMOS technology
    Pawlak, MA
    Schram, T
    Maex, K
    Vantomme, A
    MICROELECTRONIC ENGINEERING, 2003, 70 (2-4) : 373 - 376