Novel gate and substrate triggering techniques for deep sub-micron ESD protection devices

被引:8
|
作者
Semenov, O [1 ]
Sarbishaei, H
Axelrad, V
Sachdev, M
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
[2] Sequoia Design Syst, Woodside, CA 94062 USA
基金
加拿大自然科学与工程研究理事会;
关键词
electrostatic discharge (ESD); gate triggering; substrate triggering; ESD robustness;
D O I
10.1016/j.mejo.2005.07.019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As technology feature size is reduced, ESD becomes the dominant failure mode due to lower gate oxide breakdown voltage. In this paper, the effectiveness of new gate and substrate triggering techniques has been investigated to lower the trigger voltage of the LVTSCR and MOSFET based ESD protection circuits using 2D simulations and HBM/TLP measurements. The simulation results show that the using these techniques reduces the ESD triggering voltage by 63 and 44% for MOSFET-based and LVTSCR-based ESD structures, respectively, under 2 kV HBM ESD stress. The effectiveness of proposed gate and substrate triggering techniques is also confirmed by the HBM and TLP measurements. (C) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 50 条
  • [21] Alternative gate insulators for deep sub-micron channel length MOSFETs
    Rao, VR
    Eisele, I
    Grabolla, T
    SEMICONDUCTOR DEVICES, 1996, 2733 : 54 - 56
  • [22] ESD protection for the deep sub micron regime - a challenge for design methodology
    Gossner, H
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 809 - 818
  • [23] Performance Analysis of Parallel Adders in Sub-Micron and Deep Sub-Micron Technologies
    Krishna, R. S. S. M. R.
    Mal, Ashis Kumar
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [24] SCR device for ESD protection in sub-micron triple well silicided CMOS processes
    Salcedo, JA
    Liou, JJ
    Bernier, JC
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 65 - 70
  • [25] CHARACTERISTICS OF SUB-MICRON MOS DEVICES
    HAGIWARA, T
    DENKI KAGAKU, 1982, 50 (07): : 617 - 623
  • [26] An alternative doping technique of polysilicon gate for sub-micron CMOS/BiCMOS devices
    Omar, A
    Kamariah, S
    Ahmad, I
    2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 388 - 392
  • [27] CHIP VERIFICATION OF SUB-MICRON DEVICES
    KOLZER, J
    MATTES, H
    INSTITUTE OF PHYSICS CONFERENCE SERIES, 1987, (87): : 573 - 578
  • [28] Scaling SOI photonics to micron and sub-micron devices
    Dainesi, P
    Moselund, K
    Mazza, M
    Thévenaz, L
    Ionescu, A
    Opto-Ireland 2005: Nanotechnology and Nanophotonics, 2005, 5824 : 13 - 22
  • [29] Body ballast resistor enhances ESD robustness of deep sub-micron CMOS circuit
    Lee, JW
    Su, JL
    Tang, H
    MICROELECTRONICS JOURNAL, 2004, 35 (09) : 783 - 788
  • [30] Challenges in interface trap characterization of deep sub-micron MOS devices using charge pumping techniques
    Autran, JL
    Masson, P
    Ghibaudo, G
    STRUCTURE AND ELECTRONIC PROPERTIES OF ULTRATHIN DIELECTRIC FILMS ON SILICON AND RELATED STRUCTURES, 2000, 592 : 275 - 288