Addressing a New Class of Reliability Threats in 3-D Network-on-Chips

被引:12
|
作者
Taheri, Ebadollah [1 ]
Isakov, Mihailo [1 ]
Patooghy, Ahmad [2 ]
Kinsy, Michel A. [1 ]
机构
[1] Boston Univ, Dept Elect & Comp Engn, Adapt & Secure Comp Syst Lab, Boston, MA 02215 USA
[2] Univ Cent Arkansas, Dept Comp Sci, Conway, AR 72035 USA
关键词
Three-dimensional displays; Routing; Reliability; Circuit faults; Computer network reliability; Through-silicon vias; Fabrication; 3-D integrated circuit; network-on-chip (NoC); reliability; router architecture; virtual channel; FAULT-TOLERANT; ROUTING ALGORITHM; MESH;
D O I
10.1109/TCAD.2019.2917846
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chips (NoCs) are vulnerable to transient and permanent faults caused by thermal violations, aging effects, component wear out, or even transient fault sources. Although some of these faults are addressed by previous research, we show that there are reliability threats in 3-D NoCs that go beyond the reliability issues investigated in 2-D interconnect networks. First, we highlight one such class of reliability threats and discuss their manifestations in 3-D NoCs. Second, we propose a thermal, reliability, and performance-aware routing algorithm to tackle: 1) previously established fault models and 2) the new highlighted class of reliability threats in partially connected 3-D NoCs. The proposed routing algorithm takes into account the states of routers and both the horizontal and through silicon via (TSV) links, along with the temperatures of routers and cores. It then routes the packets around failed or overheated links and routers, achieving lower latencies by avoiding misrouting. To achieve this, the proposed routing algorithm uses the concept of vertical link announcement to inform nodes in the network of the working condition of vertical links. We evaluate the proposed routing algorithm under a wide range of working conditions using the access Noxim NoC simulator. Results show that the proposed routing algorithm: 1) is able to tolerate almost any number and pattern of vertical link failures; 2) is reliable against the newly identified reliability threats; and 3) improves the latency and temperature distribution of the network compared to previously proposed routing algorithms.
引用
收藏
页码:1358 / 1371
页数:14
相关论文
共 50 条
  • [21] Energy-aware fault-tolerant network-on-chips for addressing multiple traffic classes
    Jafri, Syed. M. A. H.
    Guang, Liang
    Hemani, Ahmed
    Paul, Kolin
    Plosila, Juha
    Tenhunen, Hannu
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (08) : 811 - 822
  • [22] Chips go 3-D
    Jonietz, E
    TECHNOLOGY REVIEW, 2002, 105 (01): : 23 - 23
  • [23] Energy-Aware Application-Specific Topology Generation for 3D Network-on-Chips
    Barzinmehr, Arash
    Tosun, Suleyman
    2017 20TH IEEE INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUIT & SYSTEMS (DDECS), 2017, : 84 - 87
  • [24] A novel IP-core mapping algorithm in reliable 3D optical network-on-chips
    Guo, Lei
    Ge, Yifan
    Hou, Weigang
    Guo, Pengxing
    Cai, Qing
    Wu, Jingjing
    OPTICAL SWITCHING AND NETWORKING, 2018, 27 : 50 - 57
  • [25] Advertiser Elevator: A Fault Tolerant Routing Algorithm for Partially Connected 3D Network-on-Chips
    Taheri, Ebadollah
    Isakov, Mihailo
    Patooghy, Ahmad
    Kinsy, Michel A.
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 136 - 139
  • [26] A deadlock-free routing algorithm for irregular 3D network-on-chips with wireless links
    Mohseni, Zeynab
    Reshadi, Midia
    JOURNAL OF SUPERCOMPUTING, 2018, 74 (02): : 953 - 969
  • [27] A deadlock-free routing algorithm for irregular 3D network-on-chips with wireless links
    Zeynab Mohseni
    Midia Reshadi
    The Journal of Supercomputing, 2018, 74 : 953 - 969
  • [28] Logic-Based Implementation of Fault-Tolerant Routing in 3D Network-on-Chips
    Niazmand, Behrad
    Azad, Siavoosh Payandeh
    Flich, Jose
    Raik, Jaan
    Jervan, Gert
    Hollstein, Thomas
    2016 TENTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2016,
  • [29] An Efficient Multi-Objective Thermal Aware Routing Algorithm 3D Network-on-Chips
    Majumdar, Amartya
    Dash, Ranjita
    Pangracious, Vinod
    Turuk, Ashok Kumar
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTING TECHNOLOGIES AND APPLICATIONS (ICECTA), 2017, : 584 - 587
  • [30] Detection of Faulty Interswitch Links in 2-D Mesh Network-on-Chips
    Bhowmik, Biswajit
    Biswas, Santosh
    Deka, Jatindra Kumar
    2014 IEEE INTERNATIONAL CONFERENCE ON ADVANCED NETWORKS AND TELECOMMUNCATIONS SYSTEMS (ANTS), 2014,