Addressing a New Class of Reliability Threats in 3-D Network-on-Chips

被引:12
|
作者
Taheri, Ebadollah [1 ]
Isakov, Mihailo [1 ]
Patooghy, Ahmad [2 ]
Kinsy, Michel A. [1 ]
机构
[1] Boston Univ, Dept Elect & Comp Engn, Adapt & Secure Comp Syst Lab, Boston, MA 02215 USA
[2] Univ Cent Arkansas, Dept Comp Sci, Conway, AR 72035 USA
关键词
Three-dimensional displays; Routing; Reliability; Circuit faults; Computer network reliability; Through-silicon vias; Fabrication; 3-D integrated circuit; network-on-chip (NoC); reliability; router architecture; virtual channel; FAULT-TOLERANT; ROUTING ALGORITHM; MESH;
D O I
10.1109/TCAD.2019.2917846
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chips (NoCs) are vulnerable to transient and permanent faults caused by thermal violations, aging effects, component wear out, or even transient fault sources. Although some of these faults are addressed by previous research, we show that there are reliability threats in 3-D NoCs that go beyond the reliability issues investigated in 2-D interconnect networks. First, we highlight one such class of reliability threats and discuss their manifestations in 3-D NoCs. Second, we propose a thermal, reliability, and performance-aware routing algorithm to tackle: 1) previously established fault models and 2) the new highlighted class of reliability threats in partially connected 3-D NoCs. The proposed routing algorithm takes into account the states of routers and both the horizontal and through silicon via (TSV) links, along with the temperatures of routers and cores. It then routes the packets around failed or overheated links and routers, achieving lower latencies by avoiding misrouting. To achieve this, the proposed routing algorithm uses the concept of vertical link announcement to inform nodes in the network of the working condition of vertical links. We evaluate the proposed routing algorithm under a wide range of working conditions using the access Noxim NoC simulator. Results show that the proposed routing algorithm: 1) is able to tolerate almost any number and pattern of vertical link failures; 2) is reliable against the newly identified reliability threats; and 3) improves the latency and temperature distribution of the network compared to previously proposed routing algorithms.
引用
收藏
页码:1358 / 1371
页数:14
相关论文
共 50 条
  • [31] Toward a scalable test methodology for 2D-mesh network-on-chips
    Petersen, Kim
    Oberg, Johnny
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 367 - 372
  • [32] 3DEP: A Efficient Routing Algorithm to Evenly Distribute Traffic over 3D Network-on-Chips
    Vahdatpanah, Fatemeh
    Elahi, Mahdi
    Kashi, Somayeh
    Taheri, Ebadollah
    Patooghy, Ahmad
    2019 27TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP), 2019, : 237 - 241
  • [33] Designs of 3D Mesh and Torus Optical Network-on-Chips:Topology,Optical Router and Routing Module
    Lei Guo
    Weigang Hou
    Pengxing Guo
    中国通信, 2017, 14 (05) : 17 - 29
  • [34] Energy-aware partitioning of fault-tolerant irregular topologies for 3D network-on-chips
    Suleyman Tosun
    Vahid Babaei Ajabshir
    The Journal of Supercomputing, 2018, 74 : 4842 - 4863
  • [35] Deadlock-free adaptive 3D network-on-chips routing algorithm with repetitive turn concept
    Cai, Yuan
    Xiang, Dong
    Ji, Xiang
    IET COMMUNICATIONS, 2020, 14 (11) : 1784 - 1793
  • [36] Energy-aware partitioning of fault-tolerant irregular topologies for 3D network-on-chips
    Tosun, Suleyman
    Ajabshir, Vahid Babaei
    JOURNAL OF SUPERCOMPUTING, 2018, 74 (09): : 4842 - 4863
  • [37] Designs of 3D Mesh and Torus Optical Network-on-Chips: Topology, Optical Router and Routing Module
    Guo, Lei
    Hou, Weigang
    Guo, Pengxing
    CHINA COMMUNICATIONS, 2017, 14 (05) : 17 - 29
  • [38] Comprehensive Performance and Robustness Analysis of 2D Turn Models for Network-on-Chips
    Azad, Siavoosh Payandeh
    Niazmand, Behrad
    Janson, Karl
    Kogge, Thilo
    Raik, Jaan
    Jervan, Gert
    Hollstein, Thomas
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [39] A Deadlock-Free and Adaptive Prime Perspective Turn Model for 3D-Mesh Based Network-on-Chips
    Sharma, Pradeep Kumar
    Mitra, Pinaki
    Biswas, Santosh
    ADVANCED NETWORK TECHNOLOGIES AND INTELLIGENT COMPUTING, ANTIC 2022, PT I, 2023, 1797 : 362 - 375
  • [40] DORR: A DOR-Based Non-Blocking Optical Router for 3D Photonic Network-on-Chips
    Fadhel, Meaad
    Gu, Huaxi
    Wei, Wenting
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2021, E104D (05): : 688 - 696