On the efficiency of stress techniques in gate-last n-type bulk FinFETs

被引:5
|
作者
Eneman, Geert [1 ]
Collaert, Nadine [1 ]
Veloso, Anabela [1 ]
De Keersgieter, An [1 ]
De Meyer, Kristin [1 ,2 ]
Hoffmann, Thomas Y. [1 ]
Horiguchi, Naoto [1 ]
Thean, Aaron [1 ]
机构
[1] IMEC, B-3001 Heverlee, Belgium
[2] Katholieke Univ Leuven, ESAT INSYS, Louvain, Belgium
关键词
FinFET; n-Type MOSFET; Strain; Stress; TCAD; Replacement gate;
D O I
10.1016/j.sse.2012.04.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a TCAD study on the effectiveness of stress techniques on bulk FinFETs and planar nFETs, comparing gate-first and gate-last schemes. It is shown that strained Contact Etch-Stop Layers (CESLs) are about 30-40% less effective in narrow FinFETs than on planar FETs when a gate-first scheme is used. On the other hand, using a gate-last scheme significantly enhances CESL effectiveness both on FinFETs and planar FETs, especially when the device width is scaled. A tensile gate fill material leads to a completely different channel stress configuration in gate-last than in gate-first nFETs. While for gate-first FinFETs, this leads to up to 10% mobility improvement at narrow widths, mobility degradation is predicted when tensile gates are used in a gate-last configuration. For this stressor, FinFETs show a different width dependence than planar FETs due to perpendicular stress in the fin sidewall, leading overall to higher mobilities in FinFETs than in their planar counterparts. (c) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条
  • [1] PBTI for N-type Tunnel FinFETs
    Mizubayashi, W.
    Mori, T.
    Fukuda, K.
    Liu, Y. X.
    Matsukawa, T.
    Ishikawa, Y.
    Endo, K.
    O'uchi, S.
    Tsukada, J.
    Yamauchi, H.
    Morita, Y.
    Migita, S.
    Ota, H.
    Masahara, M.
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [2] Performance of Inversion, Accumulation, and Junctionless Mode n-Type and p-Type Bulk Silicon FinFETs With 3-nm Gate Length
    Thirunavukkarasu, Vasanthan
    Jhan, Yi-Ruei
    Liu, Yan-Bo
    Wu, Yung-Chun
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (07) : 645 - 647
  • [3] Mismatch trends in 20nm Gate-last bulk CMOS technology
    Rahhal, Lama
    Bajolet, Aurelie
    Manceau, Jean-Philippe
    Rosa, Julien
    Ricq, Stephane
    Lassere, Sebastien
    Ghibaudo, Gerard
    2014 15TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2014, : 133 - 136
  • [4] Effects of Fin Width on Device Performance and Reliability of Double-Gate n-Type FinFETs
    Lin, Cheng-Li
    Hsiao, Po-Hsiu
    Yeh, Wen-Kuan
    Liu, Han-Wen
    Yang, Syuan-Ren
    Chen, Yu-Ting
    Chen, Kun-Ming
    Liao, Wen-Shiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3639 - 3644
  • [5] Characterization of Advanced Gate Architecture Stress on 22nm Gate-Last CMOS Device
    Fu, Zuozhen
    Ma, Xiaolong
    Yin, Huaxiang
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 779 - 784
  • [6] A comparative mismatch study of the 20 nm Gate-Last and 28 nm Gate-First bulk CMOS technologies
    Rahhal, Lama
    Bajolet, Aurelie
    Manceau, Jean-Philippe
    Rosa, Julien
    Ricq, Stephane
    Lassere, Sebastien
    Ghibaudo, Gerard
    SOLID-STATE ELECTRONICS, 2015, 108 : 53 - 60
  • [7] Positive bias instability in gate-first and gate-last InGaAs channel n-MOSFETs
    Deora, S.
    Bersuker, G.
    Kim, T. W.
    Kim, D. H.
    Hobbs, C.
    Kirsch, P. D.
    Sahoo, K. C.
    Oates, A. S.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [8] Thermal stress probing the channel-length modulation effect of nano n-type FinFETs
    Tuan, Fu-Yuan
    Chen, Chii-Wen
    Wang, Mu-Chun
    Liao, Wen-Shiang
    Wang, Shea-Jue
    Fan, Shou-Kong
    Lan, Wen-How
    MICROELECTRONICS RELIABILITY, 2018, 83 : 260 - 270
  • [9] Low-frequency noise of n-type triple gate FinFETs fabricated on standard and 45° rotated substrates
    Doria, Rodrigo Trevisoli
    Martino, Joao Antonio
    Simoen, Eddy
    Claeys, Cor
    Pavanello, Marcelo Antonio
    SOLID-STATE ELECTRONICS, 2013, 90 : 121 - 126
  • [10] Random Dopant Fluctuation-Induced Variability in n-Type Junctionless Dual-Metal Gate FinFETs
    Dai, Liang
    Lu, Weifeng
    Lin, Mi
    ELECTRONICS, 2019, 8 (03):