Performance of Inversion, Accumulation, and Junctionless Mode n-Type and p-Type Bulk Silicon FinFETs With 3-nm Gate Length

被引:57
|
作者
Thirunavukkarasu, Vasanthan [1 ,2 ,3 ]
Jhan, Yi-Ruei [1 ]
Liu, Yan-Bo [1 ]
Wu, Yung-Chun [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 300, Taiwan
[2] Acad Sinica, Nano Sci & Technol Program, Taiwan Int Grad Program, Hsinchu 300, Taiwan
[3] Natl Tsing Hua Univ, Hsinchu 300, Taiwan
关键词
FinFET; inversion; accumulation; junctionless; 3D TCAD simulation; 3-nm gate length;
D O I
10.1109/LED.2015.2433303
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We investigated the device performance of the optimized 3-nm gate length (L-G) bulk silicon FinFET device using 3-D quantum transport device simulation. By keeping source and drain doping constant and by varying only the channel doping, the simulated device is made to operate in three different modes such as inversion (IM) mode, accumulation (AC) mode and junctionless (JL) mode. The excellent electrical characteristics of the 3-nm gate length Si-based bulk FinFET device were investigated. The subthreshold slope values (SS similar to 65 mV/decade) and drain-induced barrier lowering (DIBL < 17 mV/V) are analyzed in all three IM, AC, and JL modes bulk FinFET with |V-TH| similar to 0.31 V. Furthermore, the threshold voltage (VTH) of the bulk FinFET can be easily tuned by varying the work function. This letter reveals that Moore's law can continue up to 3-nm nodes.
引用
收藏
页码:645 / 647
页数:3
相关论文
共 50 条
  • [1] Characteristics of Inversion, Accumulation and Junctionless mode Silicon N-Type and P-Type Bulk FinFETs with optimized 3-nm nano-fin structure
    Thirunavukkarasu, Vasanthan
    Jhan, Yi-Ruei
    Liu, Yan-Bo
    Wu, Yung-Chun
    2015 SILICON NANOELECTRONICS WORKSHOP (SNW), 2015,
  • [2] Performance improvement of spacer engineered n-type SOI FinFET at 3-nm gate length
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 137
  • [3] Analysis of Bulk and Accumulation Mobilities in n- and p-type Triple Gate Junctionless Nanowire Transistors
    Ribeiro, T. A.
    Pavanello, M. A.
    Cerdeira, A.
    2017 32ND SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO): CHIP ON THE SANDS, 2017,
  • [4] ELECTROPOLISHING OF N-TYPE GERMANIUM AND P-TYPE AND N-TYPE SILICON
    KLEIN, DL
    KOLB, GA
    POMPLIANO, LA
    SULLIVAN, MV
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1961, 108 (03) : C60 - C60
  • [5] PARAMAGNETIC RESONANCE IN N-TYPE AND P-TYPE SILICON
    WILLENBROCK, FK
    BLOEMBERGEN, N
    PHYSICAL REVIEW, 1953, 91 (05): : 1281 - 1281
  • [6] PHOTOELECTROCHEMISTRY OF N-TYPE AND P-TYPE SILICON IN ACETONITRILE
    BYKER, HJ
    WOOD, VE
    AUSTIN, AE
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1982, 129 (09) : 1982 - 1987
  • [7] Statistical Device Simulation of Intrinsic Parameter Fluctuation in 16-nm-Gate N- and P-type Bulk FinFETs
    Chen, Yu-Yu
    Huang, Wen-Tsung
    Hsu, Sheng-Chia
    Chang, Han-Tung
    Chen, Chieh-Yang
    Yang, Chin-Min
    Chen, Li-Wen
    Li, Yiming
    2013 13TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2013, : 442 - 445
  • [8] CONDUCTANCE OF P-TYPE INVERSION LAYERS ON N-TYPE GERMANIUM
    DEMARS, G
    STATZ, H
    DAVIS, L
    PHYSICAL REVIEW, 1955, 98 (05): : 1565 - 1565
  • [9] Performance Analysis of N-Type Double Gate Junctionless Transistor
    Yadav, Shweta
    Mishra, Vimal Kumar
    Chauhan, R. K.
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 326 - 329
  • [10] On the efficiency of stress techniques in gate-last n-type bulk FinFETs
    Eneman, Geert
    Collaert, Nadine
    Veloso, Anabela
    De Keersgieter, An
    De Meyer, Kristin
    Hoffmann, Thomas Y.
    Horiguchi, Naoto
    Thean, Aaron
    SOLID-STATE ELECTRONICS, 2012, 74 : 19 - 24