A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS

被引:6
|
作者
Lin, Li [1 ]
Ren, Junyan [1 ]
Zhu, Kai [1 ]
Ye, Fan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Micro Nano Elect Innovat Platform, Shanghai 201203, Peoples R China
关键词
Analog-to-digital converter; CMOS analog integrated circuits; Folding; Interpolating;
D O I
10.1007/s10470-008-9222-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 1-GS/s 6-bit two-channel time-interleaved folding and interpolating analog-to-digital converter (ADC) is presented in this article. For low voltage applications, input-connection-improved active interpolating amplifiers and cascaded folding amplifiers have been applied. A single front-end track-and-hold (T/H) circuit is used to avoid the sampling-time mismatches between the channels. When supplied with 1.4 V, the circuit achieves signal-to-noise-plus-distortion ratio (SNDR) of 30.74 dB and spurious free dynamic range (SFDR) of 36.91 dB and consumes a power of 66 mW with 500-MHz input and 1-GS/s sampling rate. Differential nonlinearity (DNL) and integral nonlinearity (INL) are 0.57 and 0.81 LSB, respectively. The figure of merit (FoM) is 1.75 pJ/conversionstep. The ADC circuit is prototyped in 0.13-mu m CMOS process and occupies a core area of 0.45 mm(2).
引用
收藏
页码:71 / 76
页数:6
相关论文
共 50 条
  • [41] A 6-Bit 800MS/s Flash ADC in 0.35μm CMOS
    Ghasemzadeh, Mehdi
    Soltani, Arefeh
    Akbari, Amin
    Hadidi, Khayrollah
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 234 - 238
  • [42] An 8 bit, 150 MS/s folding and interpolating ADC in 0.25μm CMOS with resistive averaging
    Ahmadi, HR
    Shoaei, O
    Azizi, MY
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 373 - 376
  • [43] A 12-bit 250 MS/s pipeline ADC with 78 dB SFDR in 0.13-μm CMOS
    Sun, Jie
    Wu, Jianhui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (07) : 1248 - 1260
  • [44] An 8-bit 1 GS/s folding and interpolating ADC with a base-4 architecture
    Jiang, Fan
    Wu, Danyu
    Zhou, Lei
    Wu, Jin
    Jin, Zhi
    Liu, Xinyu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 139 - 146
  • [45] An 8-bit 1 GS/s folding and interpolating ADC with a base-4 architecture
    Fan Jiang
    Danyu Wu
    Lei Zhou
    Jin Wu
    Zhi Jin
    Xinyu Liu
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 139 - 146
  • [46] Digital encoding calibrated unit used in 8 bit 1 GS/s folding and interpolating ADC
    Wang, Linfeng
    Meng, Qiao
    He, Wenwei
    Zhang, Daoyuan
    Ma, Hengfei
    ELECTRONICS LETTERS, 2016, 52 (05) : 344 - 345
  • [47] A 6-bit 1GS/s Low-Power Flash ADC
    Lien, Yu-Chang
    Lin, Ying-Zu
    Chang, Soon-Jyh
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 211 - 214
  • [48] A 5-bit 1-GS/s binary-search ADC in 90-nm CMOS
    Chung, Yung-Hui
    Tsai, Cheng-Hsun
    Yeh, Hsuan-Chih
    MICROELECTRONICS JOURNAL, 2017, 63 : 131 - 137
  • [49] A 4GS/s 6b flash ADC in 0.13μm CMOS
    Paulus, C
    Blüthgen, HM
    Löw, M
    Sicheneder, E
    Brüls, N
    Courtois, A
    Tiebout, M
    Thewes, R
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 420 - 423
  • [50] Double-sampling 6 bit 150 MSPS CMOS folding and interpolating ADC
    Dept. of Microelectronic Science, Nankai University, Tianjin 300071, China
    Guti Dianzixue Yanjiu Yu Jinzhan, 2006, 3 (399-403):