Exploiting Path Delay Test Generation to Develop Better TDF Tests for Small Delay Defects

被引:0
|
作者
Srivastava, Ankush [1 ,3 ]
Singh, Adit D. [2 ]
Singh, Virendra [3 ]
Saluja, Kewal K. [4 ]
机构
[1] NXP Semicond India Pvt Ltd, Noida, India
[2] Auburn Univ, Auburn, AL 36849 USA
[3] Indian Inst Technol, Bombay, Maharashtra, India
[4] Univ Wisconsin, Madison, WI 53706 USA
来源
2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC) | 2017年
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Localized small delay defects, for example due to degraded transistor drive strength caused by a broken fin, are a growing concern in current FinFET and emerging gate all around (GAA) technologies. Such defects are currently targeted by timing-aware Transition Delay Fault (TDF) tests that aim to test the target nodes along the longest path. The resulting tests often require considerable test generation time, have high test data volume, and at times do not provide the desired coverage. In this paper, we show that Path Delay Fault (PDF) test generation can be exploited to not only generate the timing tests more efficiently, but the resulting TDF test sets are also more compact and perform better on commonly used delay test coverage metrics. This is because all TDF faults along a PDF targeted timing-critical path can be detected efficiently by generating a single PDF test. This efficiency is not explicitly exploited by node oriented TDF test generation even when the TDFs are targeted along the longest paths. We demonstrate the effectiveness of our methodology for a range of benchmark circuits by comparing the results from a commercial timing-aware ATPG (TA-ATPG) with our new approach that efficiently exploit PDF tests wherever possible. The proposed new approach results in approximately 12.5% reduction in pattern volume, 35% reduction in ATPG runtime and also a 5% improvement in delay test coverage (DTC) when compared to existing TA-ATPG approaches.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Quality transition fault tests suitable for small delay defects
    Vaseekar Kumar, MM
    Tragoudas, S
    2005 IEEE International Conference on Computer Design: VLSI in Computers & Processors, Proceedings, 2005, : 468 - 470
  • [22] A new path delay test scheme based on path delay inertia
    Chen, CL
    Lee, CL
    Wu, MS
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 140 - 144
  • [23] Test generation for primitive path delay faults in combinational circuits
    Tekumalla, RC
    Menon, PR
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 636 - 641
  • [24] Multiple coupling effects oriented path delay test generation
    Zhang, Minjin
    Li, Huawei
    Li, Xiaowei
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 383 - 388
  • [25] LFSR-Based Test Generation for Path Delay Faults
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (02) : 345 - 353
  • [26] On test set generation for efficient path delay fault diagnosis
    Tekumalla, Ramesh C.
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 343 - 348
  • [27] Selection of potentially testable path delay faults for test generation
    Murakami, A
    Kajihara, S
    Sasao, T
    Pomeranz, I
    Reddy, SM
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 376 - 384
  • [28] Automatic generation of instructions to robustly test delay defects in processors
    Gurumurthy, Sankar
    Vemu, Ramtilak
    Abraham, Jacob A.
    Saab, Daniel G.
    ETS 2007: 12TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2007, : 173 - +
  • [29] Classification and test generation for path-delay faults using single struck-at fault tests
    Gharaybeh, Marwan A.
    Bushnell, Michael L.
    Agrawal, Vishwani D.
    Journal of Electronic Testing: Theory and Applications (JETTA), 1997, 11 (01): : 55 - 67
  • [30] Classification and test generation for path-delay faults using single struck-at fault tests
    Gharaybeh, MA
    Bushnell, ML
    Agrawal, VD
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (01): : 55 - 67