A Fast Partitioning Algorithm on the 3D Network on Chip Architecture for the Signal Processing Application

被引:0
|
作者
Tan, Junyan [1 ]
Han, Yan [1 ]
Zhu, Nianfang [1 ]
机构
[1] Hohai Univ, Coll IoT, Changzhou 21300, Peoples R China
关键词
3D NoC partitioning; TSV; layer-aware; divergence; convergence; PLACEMENT; ICS;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
With the growing complexity in consumer embedded systems, the emerging SoC architectures integrate numerous components for the different signal processing tasks. SoC community is exploring 3D technology for the next generation of large SoC with 3D NoC. 3D design technology resolves the vertical inter-layer connection issue by TSVs. However, TSVs occupy significant silicon estate which limits the inter-layer links of the 3D NoC. Therefore, the task mapping on 3D NoC must be judicious in large SoC design. In this paper, we propose a partition algorithm for the task mapping with TSV minimization in SoC architecture. This algorithm contains divergence stage and convergence stage. Our algorithm supplies multi-way min-cut partitioning to gradually divide a given design layer by layer in the divergence stage in order to get an initial solution, then this solution is refined in convergence stage. The experiments show that our proposed algorithm performs a better capacity in the partitioning of the signal processing application.
引用
收藏
页码:924 / 928
页数:5
相关论文
共 50 条
  • [31] A flexible mixed-signal image processing pipeline using 3D chip stacks
    Lan Shi
    Christopher Soell
    Benjamin Pfundt
    Andreas Baenisch
    Marc Reichenbach
    Juergen Seiler
    Thomas Ussmueller
    Robert Weigel
    [J]. Journal of Real-Time Image Processing, 2018, 14 : 517 - 534
  • [32] A flexible mixed-signal image processing pipeline using 3D chip stacks
    Shi, Lan
    Soell, Christopher
    Pfundt, Benjamin
    Baenisch, Andreas
    Reichenbach, Marc
    Seiler, Juergen
    Ussmueller, Thomas
    Weigel, Robert
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2018, 14 (03) : 517 - 534
  • [33] A digital processing architecture for 3D reconstruction
    Kolar, A.
    Graba, T.
    Pinna, A.
    Romain, O.
    Granado, B.
    Ea, T.
    [J]. 2006 INTERNATIONAL WORKSHOP ON COMPUTER ARCHITECTURE FOR MACHINE PERCEPTION AND SENSING, 2006, : 172 - +
  • [34] A Force Directed Partitioning Algorithm for 3D Floorplanning
    Lyu, Linquan
    Yoshimura, Takeshi
    [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 718 - 721
  • [35] Performance and Power Consumption Analysis of Memory Efficient 3D Network-on-Chip Architecture
    Yu, Xiao
    Li, Li
    Zhang, Yuang
    Pan, Hongbing
    He, Shuzhuan
    [J]. 2013 10TH IEEE INTERNATIONAL CONFERENCE ON CONTROL AND AUTOMATION (ICCA), 2013, : 340 - 344
  • [36] Design for Architecture and Router of 3D Free-Space Optical Network-on-Chip
    Guo, Pengxing
    Hou, Weigang
    Guo, Lei
    Zhang, Xu
    Ning, Zhaolong
    Obaidat, Mohammad S.
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2018,
  • [37] Application driven evaluation of network on chip architectures forcation parallel signal processing
    Neeb, C.
    Thul, M.J.
    Wehn, N.
    [J]. Advances in Radio Science, 2004, 2 : 181 - 186
  • [38] A fast algorithm for gamma evaluation in 3D
    Wendling, Markus
    Zijp, Lambert J.
    McDermott, Leah N.
    Smit, Ewoud J.
    Sonke, Jan-Jakob
    Mijnheer, Ben J.
    van Herk, Marcel
    [J]. MEDICAL PHYSICS, 2007, 34 (05) : 1647 - 1654
  • [39] Multichannel algorithm for fast 3D reconstruction
    Rodet, T
    Grangeat, P
    Desbat, L
    [J]. PHYSICS IN MEDICINE AND BIOLOGY, 2002, 47 (15): : 2659 - 2671
  • [40] A fast MAP algorithm for 3D ultrasound
    Sanches, JM
    Marques, JS
    [J]. ENERGY MINIMIZATION METHODS IN COMPUTER VISION AND PATTERN RECOGNITION, 2001, 2134 : 63 - 74