Low Power Dual Edge Triggered Flip Flop using Multi Threshold CMOS

被引:0
|
作者
Kumar, Ashish [1 ]
Kumar, Yogendera [1 ]
Berwal, Deepak [2 ]
机构
[1] Galgotias Univ, Sch Elect Elect & Commun Engn, VLSI Div, Plot 2,Sect 17-A, Greater Noida 201301, UP, India
[2] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
关键词
Flip-Flops; pulse triggered; low power; signal feed through technique; FF with minimum transistors; MTCMOS; DESIGN;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, a low power dual edge triggered flip flop design using multi threshold CMOS is proposed. Proposed Flip-Flop (FF) has three new feature points. First point, the pulse generation control logic is designed with EXOR gate and inverter chain which reduces the complexity and extra switching in pulse generator circuit. Second point, signal feed through technique with some modification is devised to speed up the charging and discharging along the critical path only when needed. Third point, multi-threshold CMOS technique is also applied to get low power dissipation. As a result, no. of transistors in pulse-generation circuit has been reduced for power and area saving. Various post layout simulation results based on CMOS 90-nm technology reveal that the proposed design features the best power-delay product performance in all FF designs under comparison.
引用
收藏
页码:1358 / 1361
页数:4
相关论文
共 50 条
  • [31] A New Structure of Low-Power and Low-Voltage Double-Edge Triggered Flip-Flop
    Parsa, Maryam
    Aleshams, Mahmoud
    Imanieh, Mohsen
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 118 - 124
  • [32] Timing-Error-Detecting Dual-Edge-Triggered Flip-Flop
    Kazuteru Namba
    Takashi Katagiri
    Hideo Ito
    Journal of Electronic Testing, 2013, 29 : 545 - 554
  • [33] Timing-Error-Detecting Dual-Edge-Triggered Flip-Flop
    Namba, Kazuteru
    Katagiri, Takashi
    Ito, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (04): : 545 - 554
  • [34] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    ALDWORTH, CP
    ELECTRONIC ENGINEERING, 1985, 57 (703): : 36 - 36
  • [35] A Low-Power Double Edge-Triggered Flip-Flop with Transmission Gates and Clock Gating
    Wang, Xiaowen
    Robinson, William H.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 205 - 208
  • [36] Implementation of the clock edge controllable dual edge-triggered D flip-flop using the cellular neural network
    Liu, Y.-Y. (yyliu@njfu.edu.cn), 1600, Beijing University of Posts and Telecommunications (36):
  • [37] A Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design
    Wang, Li-Rong
    Lo, Kai-Yu
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1351 - 1355
  • [38] Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique
    Shen, Jizhong
    Geng, Liang
    Wu, Xuexiang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (07)
  • [39] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [40] ANALYSIS AND IMPLEMENTATION OF REVERSIBLE DUAL EDGE TRIGGERED D FLIP FLOP USING QUANTUM DOT CELLULAR AUTOMATA
    Singh, Rupali
    Pandey, Manoj Kumar
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2018, 14 (01): : 147 - 159