Design and Implementation of Carry Select Adder without Using Multiplexers

被引:0
|
作者
Kumar, Sajesh U. [1 ]
Salih, Mohamed K. K. [2 ]
Sajith, K. [3 ]
机构
[1] Govt Coll Engn, Kannur, Kerala, India
[2] Govt Engn Coll Thrissur, Trichur, Kerala, India
[3] Govt Engn Coll Painavu, Painavu, Kerala, India
关键词
CSA; MUX; Kogge Stone; FPGA; RCA;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
High performance digital adder with reduced area and low power consumption is an important design constraint for advanced processors. The speed of operation of such an adder is limited by carry propagation from input to output. Our work is based on designing an optimized adder for advanced processors. This paper discusses about the implementation of Carry Select Adder without using MUX for final selection. Our approach uses first, the implementation of cin=0 adder and then Excess 1 adder. Excess 1 adder is designed in such a way that it becomes a first zero finding logic and replaces the final MUX stage used in traditional approach. Parallel adder configuration is also used to reduce the delay between stages. Removing the MUX stage will reduce the area as well as propagation delay to give much higher performance for the adder. The Kogge Stone parallel approach will give option to generate fast carry for intermediate stages. The adder is implemented on Spartan 3E FPGA and is compared with CSA with MUX, Kogge Stone adder and FPGA adder. Results show that the new adder gives reduced area and better speed compared to other adders.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] An Energy and Area Efficient Carry Select Adder with Dual Carry Adder Cell
    You, Heng
    Yuan, Jia
    Tang, Weidi
    Qiao, Shushan
    [J]. ELECTRONICS, 2019, 8 (10)
  • [22] Design of High Speed Carry Save Adder using Carry Lookahead Adder
    Javali, Ravikumar A.
    Nayak, Ramanath J.
    Mhetar, Ashish M.
    Lakkannavar, Manjunath C.
    [J]. 2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 33 - 36
  • [23] An Area-Efficient Carry Select Adder Design by using 180 nm Technology
    Wadhwa, Garish Kumar
    Grover, Amit
    Grover, Neeti
    GurpreetSingh
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (01) : 119 - 122
  • [24] An Area Optimized Carry Select Adder
    Sahu, Rupashree
    Subudhi, Asit Kumar
    [J]. 2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 589 - 594
  • [25] AN EFFICIENT STRUCTURE OF CARRY SELECT ADDER
    Rajesh, A.
    Madhumalini, M.
    [J]. 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [26] Design and Implementation of Ternary Carry Lookahead Adder on FPGA
    Park, Jaeyoon
    Kim, Youngmin
    [J]. 2021 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2021,
  • [27] A Novel Implementation of High Speed Modified Brent Kung Carry Select Adder
    Hepzibha, K. Golda
    Subha, C. P.
    [J]. PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [28] Design of Low Power 8-Bit Carry Select Adder Using Adiabatic Logic
    Premananda, B. S.
    Chandana, M. K.
    Lakshmi, Shree K. P.
    Keerthi, A. M.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1764 - 1768
  • [29] Implementation of an ALU Using Modified Carry Select Adder for Low Power and Area-Efficient Applications
    Nautiyal, Priyanka
    Madduri, Pitchaiah
    Negi, Sonam
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMPUTER AND COMPUTATIONAL SCIENCES (ICCCS), 2015, : 22 - 25
  • [30] Design of area efficient VLSI architecture for carry select adder using logic optimization technique
    Kandula, Bala Sindhuri
    Kalluru, Padma Vasavi
    Inty, Santi Prabha
    [J]. COMPUTATIONAL INTELLIGENCE, 2021, 37 (03) : 1155 - 1165