Optimization of Coarse-Grained Reconfigurable Processor Based on Dynamic Decompression of Configuration Contexts

被引:0
|
作者
Ji, Cheng [1 ]
Zhang, Dongming [1 ]
Gong, Yu [2 ]
Liu, Bo [2 ]
机构
[1] Res Inst Applicat Specif Integrated Circuit, Wuxi 214135, Peoples R China
[2] Southeast Univ, Natl ASIC Syst Engn Technol Res, Nanjing 210096, Jiangsu, Peoples R China
来源
PROCEEDINGS OF 2015 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2015) | 2015年
基金
国家高技术研究发展计划(863计划);
关键词
Radar; CGRA; configuration contexts; compression; decompression;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Coarse-grained Reconfigurable Architecture (CGRA) has been considered to be efficient for radar applications due to the performance and flexibility that it can provide. However, it has a crucial problem on cache memory that storing the large configuration contexts increases the silicon area and power consumption. This paper proposes a configuration compression and decompression approach based on dynamic pattern matching to solve the configuration problem for CGRA. The proposed compression and decompression approach can efficiently reduce the redundancies in the contexts, and keep the decompression time in 3 cycles. With comparison to SIMD and dictionary compression methods, the proposed compression approach can reduce context size by over 60%, which is much higher than SIMD. Besides, the performance of the proposed de-compressor is 1.7 times higher than the SIMD method and 2.7 times higher than the dictionary method. The proposed configuration compression and decompression approach is realized at the Register Transfer Level (RTL) with Verilog HDL and synthesized using Synopsys Design Compiler with SMIC 40nm CMOS technology on 500MHz frequency.
引用
收藏
页码:808 / 811
页数:4
相关论文
共 50 条
  • [41] Ant Colony Optimization for Application Mapping in Coarse-Grained Reconfigurable Array
    Zhou, Li
    Liu, Dongpei
    Zhang, Botao
    Liu, Hengzhu
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2013, 7806 : 219 - 219
  • [42] Implementation of multi-standard video decoder on a heterogeneous coarse-grained reconfigurable processor
    LIU LeiBo
    CHEN YingJie
    WANG Dong
    YIN ShouYi
    WANG Xing
    WANG Long
    LEI Hao
    CAO Peng
    WEI ShaoJun
    Science China(Information Sciences), 2014, 57 (08) : 216 - 229
  • [43] CRISP: Coarse-Grained Reconfigurable Image Stream Processor for Digital Still Cameras and Camcorders
    Chen, Jason C.
    Chien, Shao-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2008, 18 (09) : 1223 - 1236
  • [44] Implementation of multi-standard video decoder on a heterogeneous coarse-grained reconfigurable processor
    LeiBo Liu
    YingJie Chen
    Dong Wang
    ShouYi Yin
    Xing Wang
    Long Wang
    Hao Lei
    Peng Cao
    ShaoJun Wei
    Science China Information Sciences, 2014, 57 : 1 - 14
  • [45] Scalable Many-Domain Power Gating in Coarse-Grained Reconfigurable Processor Arrays
    Kissler, Dmitrij
    Gran, Daniel
    Salcic, Zoran
    Hannig, Frank
    Teich, Juergen
    IEEE EMBEDDED SYSTEMS LETTERS, 2011, 3 (02) : 58 - 61
  • [46] Implementation of multi-standard video decoder on a heterogeneous coarse-grained reconfigurable processor
    Liu LeiBo
    Chen YingJie
    Wang Dong
    Yin ShouYi
    Wang Xing
    Wang Long
    Lei Hao
    Cao Peng
    Wei ShaoJun
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (08) : 1 - 14
  • [47] Dynamic Context Management for Coarse-grained Reconfigurable Array DSP Architecture
    Liu, Yanliang
    Dai, Peng
    Wang, Xin'an
    Zhang, Xing
    Wei, Lai
    Zhou, Yan
    Sun, Yachun
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 79 - 82
  • [48] A Framework for High Level Simulation and Optimization of Coarse-Grained Reconfigurable Architectures
    Pasha, Muhammad Adeel
    Farooq, Umer
    Ali, Muhammad
    Siddiqui, Bilal
    APPLIED RECONFIGURABLE COMPUTING, 2017, 10216 : 129 - 137
  • [49] DynPaC: Coarse-Grained, Dynamic, and Partially Reconfigurable Array for Streaming Applications
    Tan, Cheng
    Geng, Tong
    Xie, Chenhao
    Agostini, Nicolas Bohm
    Li, Jiajia
    Li, Ang
    Barker, Kevin
    Tumeo, Antonino
    2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, : 33 - 40
  • [50] Allocating resources based on a model of coarse-grained reconfigurable architecture
    Zhang, Huizhen
    Pan, Yubiao
    Zhang, Yiwen
    Wang, Cheng
    JOURNAL OF ENGINEERING-JOE, 2019, 2019 (10): : 7272 - 7278