Optimization of Coarse-Grained Reconfigurable Processor Based on Dynamic Decompression of Configuration Contexts

被引:0
|
作者
Ji, Cheng [1 ]
Zhang, Dongming [1 ]
Gong, Yu [2 ]
Liu, Bo [2 ]
机构
[1] Res Inst Applicat Specif Integrated Circuit, Wuxi 214135, Peoples R China
[2] Southeast Univ, Natl ASIC Syst Engn Technol Res, Nanjing 210096, Jiangsu, Peoples R China
来源
PROCEEDINGS OF 2015 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2015) | 2015年
基金
国家高技术研究发展计划(863计划);
关键词
Radar; CGRA; configuration contexts; compression; decompression;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Coarse-grained Reconfigurable Architecture (CGRA) has been considered to be efficient for radar applications due to the performance and flexibility that it can provide. However, it has a crucial problem on cache memory that storing the large configuration contexts increases the silicon area and power consumption. This paper proposes a configuration compression and decompression approach based on dynamic pattern matching to solve the configuration problem for CGRA. The proposed compression and decompression approach can efficiently reduce the redundancies in the contexts, and keep the decompression time in 3 cycles. With comparison to SIMD and dictionary compression methods, the proposed compression approach can reduce context size by over 60%, which is much higher than SIMD. Besides, the performance of the proposed de-compressor is 1.7 times higher than the SIMD method and 2.7 times higher than the dictionary method. The proposed configuration compression and decompression approach is realized at the Register Transfer Level (RTL) with Verilog HDL and synthesized using Synopsys Design Compiler with SMIC 40nm CMOS technology on 500MHz frequency.
引用
收藏
页码:808 / 811
页数:4
相关论文
共 50 条
  • [31] ADRES: An architecture with tightly coupled VLIW processor and coarse-grained reconfigurable matrix
    Mei, BF
    Vernalde, S
    Verkest, D
    De Man, H
    Lauwereins, R
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 61 - 70
  • [32] A Data-flow Graph Generation Algorithm for a Coarse-grained Reconfigurable Processor
    Yang, Chao
    Yin, Shouyi
    Liu, Leibo
    Wei, Shaojun
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 898 - +
  • [33] Coarse-grained reconfigurable image stream processor for digital still cameras and camcorders
    Chen, Jason C.
    Shen, Chun-Fu
    Chien, Shao-Yi
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 81 - +
  • [34] Hierarchical Pipeline Optimization of Coarse Grained Reconfigurable Processor for Multimedia Applications
    Mei, Chen
    Cao, Peng
    Zhang, Yang
    Liu, Bo
    Liu, Leibo
    PROCEEDINGS OF 2014 IEEE INTERNATIONAL PARALLEL & DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2014, : 281 - 286
  • [35] Energy-aware interconnect optimization for a coarse grained reconfigurable processor
    Lambrechts, Andy
    Raghavan, Praveen
    Jayapala, Murali
    Catthoor, Francky
    Verkest, Diederik
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 201 - +
  • [36] Coarse-grained reconfigurable architecture with low cost configuration data compression mechanism
    Tanigawa, K
    Kawasaki, T
    Hironaka, T
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 311 - 314
  • [37] POWER-EFFICIENT CONFIGURATION CACHE STRUCTURE FOR COARSE-GRAINED RECONFIGURABLE ARCHITECTURE
    Kim, Yoonjin
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (03)
  • [38] A General Pattern-Based Dynamic Compilation Framework for Coarse-Grained Reconfigurable Architectures
    Man, Xingchen
    Liu, Leibo
    Zhu, Jianfeng
    Wei, Shaojun
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [39] Dynamic Context Management for Low Power Coarse-Grained Reconfigurable Architecture
    Kim, Yoonjin
    Mahapatra, Rabi N.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 33 - 38
  • [40] Optimization of Body Biasing for Variable Pipelined Coarse-Grained Reconfigurable Architectures
    Kojima, Takuya
    Ando, Naoki
    Okuhara, Hayate
    Ng Anh Vu Doan
    Amano, Hideharu
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2018, E101D (06): : 1532 - 1540