Diagnostic fault simulation for synchronous sequential circuits

被引:3
|
作者
Chen, SC
Jou, JM
机构
[1] Electrical Engineering Department, National Cheng Kung University, Tainan
关键词
diagnostic fault simulation; diagnostic measure; indistinguishable fault list;
D O I
10.1109/43.594835
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a time and memory-efficient diagnostic fault simulator for sequential circuits is first presented. A distributed diagnostic fault simulator is then presented based on the sequential algorithm to improve the speed of the diagnostic process. In the sequential diagnostic fault simulator, the number of fault-pair output response comparisons has been minimized by using an indistinguishability fault list that stores the faults that are indistinguishable from each fault. Due to the symmetrical relationship of the fault-pair distinguishability, fault list sizes are reduced. Therefore, the different diagnostic measures of a given test set can be generated very quickly using a small amount of memory. To further speed up the process of finding the indistinguishable fault list for each fault, a distributed approach is proposed and developed. The major idea for this approach is that each processor constructs the indistinguishable fault lists for a certain percentage of faults only. Experimental results show that the sequential diagnostic fault simulator runs faster and uses less memory than a previously developed one and that the distributed algorithm even achieves superlinear speedup for a very large sequential benchmark circuit, s35932. To the authors' knowledge, no distributed diagnostic fault simulation system for sequential circuits has been proposed before.
引用
收藏
页码:299 / 308
页数:10
相关论文
共 50 条
  • [1] Serial diagnostic fault simulation for synchronous sequential circuits
    Chen, SC
    Jou, JM
    [J]. INTEGRATION-THE VLSI JOURNAL, 1997, 23 (02) : 157 - 170
  • [2] Hybrid Fault Simulation for Synchronous Sequential Circuits
    Bernd Becker
    Martin Keim
    Rolf Krieger
    [J]. Journal of Electronic Testing, 1999, 15 : 219 - 238
  • [3] ON FAULT SIMULATION FOR SYNCHRONOUS SEQUENTIAL-CIRCUITS
    POMERANZ, I
    REDDY, SH
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (02) : 335 - 340
  • [4] Hybrid fault simulation for synchronous sequential circuits
    Becker, B
    Keim, M
    Krieger, R
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (03): : 219 - 238
  • [5] Parallel sequence fault simulation for synchronous sequential circuits
    Kung, CP
    Lin, CS
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 9 (03): : 267 - 277
  • [6] HySim: Hybrid fault simulation for synchronous sequential circuits
    Kim, K
    Saluja, KK
    [J]. VLSI DESIGN, 1996, 4 (03) : 181 - 197
  • [7] Diagnostic simulation of sequential circuits using fault sampling
    Venkataraman, S
    Fuchs, WK
    Patel, JH
    [J]. ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 476 - 481
  • [8] Fault simulation method for crosstalk faults in synchronous sequential circuits
    Itazaki, N
    Idomoto, Y
    Kinoshita, K
    [J]. PROCEEDINGS OF THE TWENTY-SIXTH INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, 1996, : 38 - 43
  • [9] A fault simulation method for crosstalk faults in synchronous sequential circuits
    Itazaki, N
    Idomoto, Y
    Kinoshita, K
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (01) : 38 - 43
  • [10] A fault simulation based test pattern generator for synchronous sequential circuits
    Guo, RF
    Pomeranz, I
    Reddy, SM
    [J]. 17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 260 - 267