Dual Nanowire Silicon MOSFET With Silicon Bridge and TaN Gate

被引:1
|
作者
Theng, A. L. [1 ]
Goh, W. L. [1 ]
Lo, G. Q. [2 ]
Chan, L. [3 ]
Ng, C. M. [3 ]
机构
[1] Nanyang Technol Univ, Dept Elect & Elect, Singapore 639798, Singapore
[2] Inst Microelect, Singapore 117685, Singapore
[3] Chartered Semicond Mfg Ltd, Singapore 738406, Singapore
关键词
Silicon nanowire transistor; silicon-on-insulator (SOI) technology;
D O I
10.1109/TNANO.2008.917845
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper demonstrates a high performance silicon nanowire mosfet built on silicon-on-insulator(SOI) platform. Stress-limiting oxidation technique was exploited for dual nanowire channel formation. To further improve the performance of the device, TaN metal gate is used instead of the conventional polysilicon gate. The thin silicon bridge between the two nanowires provides a small boost in the drive current, without degrading the short channel performance. The novel structures are able to achieve excellent electrical performances, high drive current of 927 mu A/mu m for p-channel and 554 mu A/mu m for n-channel, near ideal subthreshold slope (SS), and low drain-induced barrier lowering (DIBL).
引用
收藏
页码:795 / 799
页数:5
相关论文
共 50 条
  • [41] An Analytic Model of the Silicon-Based Nanowire Schottky Barrier MOSFET
    Zhou, Xingye
    Che, Yuchi
    Zhang, Lining
    He, Jin
    Chan, Mansun
    NANOTECH CONFERENCE & EXPO 2009, VOL 3, TECHNICAL PROCEEDINGS: NANOTECHNOLOGY 2009: BIOFUELS, RENEWABLE ENERGY, COATINGS FLUIDICS AND COMPACT MODELING, 2009, : 371 - 374
  • [42] Electron Mobility in Enhanced N-type Silicon Nanowire MOSFET
    Chen, Jie
    Guo, Tao
    Guo, Hang
    2009 4TH IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1 AND 2, 2009, : 1112 - +
  • [43] Prediction of Channel Thermal Noise in Twin Silicon Nanowire MOSFET (TSNWFET)
    Lee, Jaehong
    Jeon, Jongwook
    Kim, Junsoo
    Park, Byung-Gook
    Lee, Jong Duk
    Shin, Hyungcheol
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 61 - 63
  • [44] Simulation and analysis of the frequency performance of a new silicon nanowire MOSFET structure
    Dastjerdy, E.
    Ghayour, R.
    Sarvari, H.
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2012, 45 : 66 - 71
  • [45] Dual-Threshold-Voltage Configurable Circuits with Three-Independent-Gate Silicon Nanowire FETs
    Zhang, Jian
    Gaillardon, Pierre-Emmanuel
    De Micheli, Giovanni
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2111 - 2114
  • [46] PASSIVATED DUAL DIELECTRIC GATE FOR SILICON MOSFETS
    ANG, S
    WILSON, S
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1986, 133 (08) : C319 - C319
  • [47] Analytical Modeling of Junctionless Surrounding Gate Silicon Nanowire Transitors
    Pandian, M. Karthigai
    Balamurugan, N. B.
    Manikandan, S.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2014, 9 (04) : 468 - 473
  • [48] Dielectric scaling of a top gate silicon nanowire on insulator transistor
    Bhowmick, Sishir
    Alam, Khairul
    JOURNAL OF APPLIED PHYSICS, 2008, 104 (12)
  • [49] From Ψ-MOSFET with silicon on oxide to Ψ-MOSFET with silicon carbide on nitride
    Ravariu, C
    Rusu, A
    Ravariu, F
    Dobrescu, D
    Dobrescu, L
    DIAMOND AND RELATED MATERIALS, 2002, 11 (3-6) : 1268 - 1271
  • [50] Comparative Study of Single Gate and Double Gate Fully Depleted Silicon on Insulator MOSFET
    Devi, Sakshi
    Singh, Avtar
    Lorenzo, Rohit
    Chaudhury, Saurabh
    2015 COMMUNICATION, CONTROL AND INTELLIGENT SYSTEMS (CCIS), 2015, : 357 - 362