Dual Nanowire Silicon MOSFET With Silicon Bridge and TaN Gate

被引:1
|
作者
Theng, A. L. [1 ]
Goh, W. L. [1 ]
Lo, G. Q. [2 ]
Chan, L. [3 ]
Ng, C. M. [3 ]
机构
[1] Nanyang Technol Univ, Dept Elect & Elect, Singapore 639798, Singapore
[2] Inst Microelect, Singapore 117685, Singapore
[3] Chartered Semicond Mfg Ltd, Singapore 738406, Singapore
关键词
Silicon nanowire transistor; silicon-on-insulator (SOI) technology;
D O I
10.1109/TNANO.2008.917845
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper demonstrates a high performance silicon nanowire mosfet built on silicon-on-insulator(SOI) platform. Stress-limiting oxidation technique was exploited for dual nanowire channel formation. To further improve the performance of the device, TaN metal gate is used instead of the conventional polysilicon gate. The thin silicon bridge between the two nanowires provides a small boost in the drive current, without degrading the short channel performance. The novel structures are able to achieve excellent electrical performances, high drive current of 927 mu A/mu m for p-channel and 554 mu A/mu m for n-channel, near ideal subthreshold slope (SS), and low drain-induced barrier lowering (DIBL).
引用
收藏
页码:795 / 799
页数:5
相关论文
共 50 条
  • [31] GIGAHERTZ PARA CHANNEL ENHANCEMENT SILICON MOSFET WITH NONOVERLAPPING GATE
    BENEKING, H
    KASUGAI, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (06) : 328 - &
  • [32] Silicon dioxide as passivating, ultrathin layer in MOSFET gate stacks
    Bieniek, Tomasz
    Wojtkiewicz, Andrzej
    LUkasiak, Lldia
    Beck, Romuald B.
    Journal of Wide Bandgap Materials, 2001, 8 (3-4): : 201 - 209
  • [33] Scaled silicon MOSFET's: Degradation of the total gate capacitance
    Vasileska, D
    Schroder, DK
    Ferry, DK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (04) : 584 - 587
  • [34] pH Response of Silicon Nanowire Sensors: Impact of Nanowire Width and Gate Oxide
    Bedner, Kristine
    Guzenko, Vitaliy Anatolijovic
    Tarasov, Alexey
    Wipf, Mathias
    Stoop, Ralph Lukas
    Just, David
    Rigante, Sara
    Fu, Wangyang
    Minamisawa, Renato Amaral
    David, Christian
    Calame, Michel
    Gobrecht, Jens
    Schoenenberger, Christian
    SENSORS AND MATERIALS, 2013, 25 (08) : 567 - 576
  • [35] Oxide bound impact on hot-carrier degradation for gate electrode workfunction engineered (GEWE) silicon nanowire MOSFET
    Neha Gupta
    Ajay Kumar
    Rishu Chaujar
    Microsystem Technologies, 2016, 22 : 2655 - 2664
  • [36] Oxide bound impact on hot-carrier degradation for gate electrode workfunction engineered (GEWE) silicon nanowire MOSFET
    Gupta, Neha
    Kumar, Ajay
    Chaujar, Rishu
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2016, 22 (11): : 2655 - 2664
  • [37] Impact of device parameter variation on RF performance of gate electrode workfunction engineered (GEWE)-silicon nanowire (SiNW) MOSFET
    Gupta, Neha
    Kumar, Ajay
    Chaujar, Rishu
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (03) : 798 - 810
  • [38] Impact of device parameter variation on RF performance of gate electrode workfunction engineered (GEWE)-silicon nanowire (SiNW) MOSFET
    Neha Gupta
    Ajay Kumar
    Rishu Chaujar
    Journal of Computational Electronics, 2015, 14 : 798 - 810
  • [39] Gate Engineered Silicon Nanowire FET with Coaxial Inner Gate for Enhanced Performance
    Mandeep Singh Narula
    Archana Pandey
    Silicon, 2023, 15 : 4217 - 4227
  • [40] Gate Engineered Silicon Nanowire FET with Coaxial Inner Gate for Enhanced Performance
    Narula, Mandeep Singh
    Pandey, Archana
    SILICON, 2023, 15 (10) : 4217 - 4227