LDPC code for reduced routing decoder

被引:0
|
作者
Kim, E [1 ]
Choi, GS [1 ]
机构
[1] Texas A&M Univ, Bryan, TX 77801 USA
关键词
D O I
10.1109/APCC.2005.1554212
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
A design approach that reduces the routing complexity in a VLSI implementation of Low-Density Parity-Check (LDPC) decoder is presented. An LDPC code is a linear-block code for forward error correction, attributed by a sparse parity-check matrix. Iterative decoding of this code is shown to yield Bit Error Rate (BER) performance approaching Shannon Limit. However, implementation of decoder for this code is difficult due to the routing requirements of its massive number of data-flow structures in decoding logic. We present a routing approach for a parallel LDPC decoder implementation by 1) analyzing the physical routability limitations and 2) designing the code parameters to limit the interconnect lengths to a bounded region. The approach does not compromise the BER performance, and yet achieves a much higher throughput resulting from significantly reduced wires lengths.
引用
收藏
页码:991 / 994
页数:4
相关论文
共 50 条
  • [31] Design of a Multimode QC-LDPC Decoder Based on Shift-Routing Network
    Liu, Chih-Hao
    Lin, Chien-Ching
    Yen, Shau-Wei
    Chen, Chih-Lung
    Chang, Hsie-Chia
    Lee, Chen-Yi
    Hsu, Yar-Sun
    Jou, Shyh-Jye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (09) : 734 - 738
  • [32] Interleaved LDPC Codes, Reduced-Complexity Inner Decoder and an Iterative Decoder for the Davey-MacKay Construction
    Jiao, Xiaopeng
    Armand, Marc A.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY PROCEEDINGS (ISIT), 2011, : 742 - 746
  • [33] Reduced-Complexity Decoder Architecture for Non-Binary LDPC Codes
    Zhang, Xinmiao
    Cai, Fang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (07) : 1229 - 1238
  • [34] Split-row: A reduced complexity, high throughput LDPC decoder architecture
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 320 - 325
  • [35] Min-Sum Decoder Architectures With Reduced Word Length for LDPC Codes
    Oh, Daesun
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 105 - 115
  • [36] Reduced Complexity Look-up Table Based π-Rotation LDPC Decoder
    Wang, Hao
    Wang, Hongda
    Sobelman, Gerald E.
    Choy, Chiu-Sing
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 407 - 410
  • [37] Fpga implementation of a LDPC decoder using a reduced complexity message passing algorithm
    Chandrasetty V.A.
    Aziz S.M.
    Journal of Networks, 2011, 6 (01) : 36 - 45
  • [38] Joint code-encoder-decoder design for LDPC coding system VLSI implementation
    Zhong, H
    Zhang, T
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 389 - 392
  • [39] Rate-Compatible LDPC Code Decoder Using Check-Node Merging
    Blad, Anton
    Gustafsson, Oscar
    Zheng, Meng
    Fei, Zesong
    2010 CONFERENCE RECORD OF THE FORTY FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2010, : 1119 - 1123
  • [40] Design of Turbo Decoder Based on Min-Sum Decoding Algorithm of LDPC Code
    Wang, Pengjun
    Yi, Fanglong
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 430 - 433