Rate-Compatible LDPC Code Decoder Using Check-Node Merging

被引:0
|
作者
Blad, Anton [1 ]
Gustafsson, Oscar [1 ]
Zheng, Meng [2 ]
Fei, Zesong [2 ]
机构
[1] Linkoping Univ, Elect Syst, SE-58183 Linkoping, Sweden
[2] Beijing Inst Technol, Dept EE, Modern Commun Lab, RCDCT, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The use of rate-compatible error correcting codes offers several advantages as compared to the use of fixed-rate codes: a smooth adaptation to the channel conditions, the possibility of incremental Hybrid ARQ schemes, as well as sharing of the encoder and decoder implementations between the codes of different rates. In this paper, the implementation of a decoder for rate-compatible quasi-cyclic LDPC codes is considered. Assuming the use of a code ensemble obtained through puncturing of a low-rate mother code, the decoder achieves significantly reduced convergence rates by merging the check node neighbours of the punctured variable nodes. The architecture uses the min-sum algorithm with serial node processing elements to efficiently handle the wide spread of node degrees that results from the merging of the check nodes.
引用
收藏
页码:1119 / 1123
页数:5
相关论文
共 50 条
  • [1] An Encoder/Decoder with Throughput over Gigabits/sec for Rate-compatible LDPC Codes with Wide Code Rates
    He, Zhiyong
    Fortier, Paul
    Roy, Sebastien
    Xu, Hushan
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 181 - 184
  • [2] Construction of rate-compatible quasi-cyclic LDPC code
    Hu, Chunjing
    Wu, Zhanji
    Li, Zongyan
    Wang, Wenbo
    Nanjing Hangkong Hangtian Daxue Xuebao/Journal of Nanjing University of Aeronautics and Astronautics, 2012, 44 (01): : 93 - 99
  • [3] Area- and Energy-Efficient LDPC Decoder Using Mixed-Resolution Check-Node Processing
    Yun, Sangbu
    Kong, Byeong Yong
    Lee, Youngjoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 999 - 1003
  • [4] Universal Rate-Compatible LDPC Code Families for Any Increment Ordering
    Ranganathan, Sudarsan V. S.
    Vakilinia, Kasra
    Divsalar, Dariush
    Wesel, Richard D.
    2016 9TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND ITERATIVE INFORMATION PROCESSING (ISTC), 2016, : 101 - 105
  • [5] Nonbinary LDPC Code Decoder Architecture With Efficient Check Node Processing
    He, Kai
    Sha, Jin
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (06) : 381 - 385
  • [6] Rate-compatible array LDPC codes
    Dholakia, A
    Ölçer, S
    2004 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2004, : 153 - 153
  • [7] Rate-compatible network LDPC codes
    Wang, Jingyi
    Li, Ying
    Sun, Yue
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2013, 40 (02): : 13 - 17
  • [8] Analysis of check-node merging decoding for punctured LDPC codes with dual-diagonal parity structure
    Kim, Jung-Ae
    Kim, Sung-Rae
    Shin, Dong-Joon
    Hong, Song-Nam
    2007 IEEE WIRELESS COMMUNICATIONS & NETWORKING CONFERENCE, VOLS 1-9, 2007, : 573 - +
  • [9] Rate-compatible spatially coupled LDPC code ensembles by partial repetition extension
    Liu, Yang
    Wang, Bin
    Zhang, Zeyue
    Zhang, Yuzhi
    Yuen, Chau
    IET COMMUNICATIONS, 2023, 17 (02) : 246 - 252
  • [10] Wireless Image Transmission Using Rate-Compatible LDPC Codes
    Pan, Xiang
    Banihashemi, Amir H.
    Cuhadar, Aysegul
    2006 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-12, 2006, : 3299 - 3304