LDPC code for reduced routing decoder

被引:0
|
作者
Kim, E [1 ]
Choi, GS [1 ]
机构
[1] Texas A&M Univ, Bryan, TX 77801 USA
关键词
D O I
10.1109/APCC.2005.1554212
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
A design approach that reduces the routing complexity in a VLSI implementation of Low-Density Parity-Check (LDPC) decoder is presented. An LDPC code is a linear-block code for forward error correction, attributed by a sparse parity-check matrix. Iterative decoding of this code is shown to yield Bit Error Rate (BER) performance approaching Shannon Limit. However, implementation of decoder for this code is difficult due to the routing requirements of its massive number of data-flow structures in decoding logic. We present a routing approach for a parallel LDPC decoder implementation by 1) analyzing the physical routability limitations and 2) designing the code parameters to limit the interconnect lengths to a bounded region. The approach does not compromise the BER performance, and yet achieves a much higher throughput resulting from significantly reduced wires lengths.
引用
收藏
页码:991 / 994
页数:4
相关论文
共 50 条
  • [21] A Reduced-Complexity Box-Plus Decoder for LDPC Codes
    Viens, Matthew
    Ryan, William E.
    2008 5TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND RELATED TOPICS, 2008, : 151 - 156
  • [22] Layered approx-regular LDPC: Code construction and encoder/decoder design
    Zhang, Haibin
    Zhu, Jia
    Shi, Huifeng
    Wang, Dawei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (02) : 572 - 585
  • [23] Unified Turbo/LDPC Code Decoder Architecture for Deep-Space Communications
    Condo, Carlo
    Masera, Guido
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2014, 50 (04) : 3115 - 3125
  • [24] A case study in reliability-aware design: A resilient LDPC code decoder
    May, Matthias
    Alles, Matthias
    Welm, Norbert
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 413 - 418
  • [25] Cooperative Decoder Design for Non-binary LDPC Code with Coefficients Selection
    Yu, Yang
    Chen, Wen
    Li, Jun
    Geller, Benoit
    2013 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2013, : 1868 - 1873
  • [26] Long length LDPC code construction and the corresponding decoder implementation with adjustable parallelism
    Lin, Chia-Yu
    Ku, Mong-Kai
    Chien, Yi-Hsing
    2008 IEEE 67TH VEHICULAR TECHNOLOGY CONFERENCE-SPRING, VOLS 1-7, 2008, : 1423 - 1427
  • [27] High-Throughput Low-Power LDPC Decoder and Code Design
    Henige, Thomas
    Abu-Surra, Shadi
    Pisek, Eran
    2011 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE (GLOBECOM 2011), 2011,
  • [28] Decoder-in-the-Loop: Genetic Optimization- Based LDPC Code Design
    Elkelesh, Ahmed
    Ebada, Moustafa
    Cammerer, Sebastian
    Schmalen, Laurent
    Ten Brink, Stephan
    IEEE ACCESS, 2019, 7 : 141161 - 141170
  • [29] Reduced wire-length and routing complexity for LDPC decoders
    Malema, GA
    Liebelt, MJ
    Lim, CC
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [30] A Reduced Routing Network Architecture for Partial Parallel LDPC Decoders
    Shirani-Mehr, Houshmand
    Mohsenin, Tinoosh
    Baas, Bevan
    2011 CONFERENCE RECORD OF THE FORTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS (ASILOMAR), 2011, : 2192 - 2196