共 50 条
- [1] Investigation of Stack as a Low Power Design Technique for 6-T SRAM Cell [J]. 2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 408 - 412
- [2] A Novel 7T SRAM cell Design for Reducing Leakage Power and Improved Stability [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 56 - 59
- [3] Analysis of Power Efficient 6-T SRAM Cell with Performance Measurements [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN CONTROL, COMMUNICATION AND INFORMATION SYSTEMS (ICICCI-2017), 2017, : 509 - 512
- [5] 6-T SRAM Cell Design with Gate-All-Around Silicon Nanowire MOSFETs [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
- [6] Characteristics of cell latch and leakage current at standby state in 6-T low-power static random access memory (SRAM) device [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 2003, 42 (2B): : L151 - L153
- [8] Characteristics of cell latch and leakage current at standby state in 6-T low-power static random access memory (SRAM) device [J]. Seo, S.-H., 1600, Japan Society of Applied Physics (42):
- [9] 6-T and 7-T SRAM CELL Design Using Doping-Less Charge Plasma TFET [J]. SILICON, 2021, 13 (11) : 4091 - 4100