A Novel Sleepy Stack 6-T SRAM Cell Design for Reducing Leakage Power in Submicron Technologies

被引:0
|
作者
Narayan, S. Lakshmi [1 ]
Korah, Reeba [1 ]
Kumar, N. Krishna [1 ]
机构
[1] Anand Inst Higher Technol, ECE Dept, Chennai, Tamil Nadu, India
关键词
Sub-Micron; Critical path delay; Leakage power Dissipation; Supply Voltage and Threshold Voltage;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static power dissipation is a dominant field in deep sub-micron technologies. Technology scaling down into submicron technology to achieve higher operating speed of CMOS circuits, the leakage power becomes more and more. As process geometrics move to finer technologies, device consistency and threshold voltage becomes much smaller. When decreasing the supply voltage intends to its decreasing the threshold voltage and oxide thickness. Tremendous increasing in device density and reducing threshold voltage result it vigorously increases the leakage power. The main motivation of this article is to reduce leakage power and to maintain the logic state. We propose a new technique by combine of older technique in accordance with leakage power, critical path delay and feasibility issues. The proposed technique simulated in Tanner-SPICE using 180nm, 90nm and 45nm process technology and convincing power reduction is achieved with minimum critical path delay.
引用
收藏
页码:753 / 757
页数:5
相关论文
共 50 条
  • [1] Investigation of Stack as a Low Power Design Technique for 6-T SRAM Cell
    Rathod, S. S.
    Dasgupta, S.
    Saxena, A. K.
    [J]. 2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 408 - 412
  • [2] A Novel 7T SRAM cell Design for Reducing Leakage Power and Improved Stability
    Kumar, Vikas
    Khanna, Gargi
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 56 - 59
  • [3] Analysis of Power Efficient 6-T SRAM Cell with Performance Measurements
    Raghav, Neha
    Bansal, Malti
    [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN CONTROL, COMMUNICATION AND INFORMATION SYSTEMS (ICICCI-2017), 2017, : 509 - 512
  • [4] CMOS 6-T SRAM cell design subject to ''atomistic" fluctuations
    Cheng, B.
    Roy, S.
    Asenov, A.
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (04) : 565 - 571
  • [5] 6-T SRAM Cell Design with Gate-All-Around Silicon Nanowire MOSFETs
    Liao, Yi-Bo
    Chiang, Meng-Hsueh
    Damrongplasit, Nattapol
    Liu, Tsu-Jae King
    Hsu, Wei-Chou
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [6] Characteristics of cell latch and leakage current at standby state in 6-T low-power static random access memory (SRAM) device
    Seo, SH
    Yang, WS
    Kim, SG
    Kim, KT
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 2003, 42 (2B): : L151 - L153
  • [7] Reducing Leakage Power for SRAM Design Using Sleep Transistor
    Khandelwal, S.
    Akashe, S.
    Sharma, S.
    [J]. ACTA PHYSICA POLONICA A, 2013, 123 (02) : 185 - 187
  • [9] 6-T and 7-T SRAM CELL Design Using Doping-Less Charge Plasma TFET
    Kaur, Harsimran
    Sarin, R. K.
    Anand, Sunny
    Amin, S. Intekhab
    [J]. SILICON, 2021, 13 (11) : 4091 - 4100
  • [10] Efficient Layout Design of Junctionless Transistor Based 6-T SRAM Cell Using SOI Technology
    Mishra, Vimal Kumar
    Chauhan, R. K.
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (09) : P456 - P461