Design and Analysis of FPGA Based 32 Bit ALU Using Reversible Gates

被引:0
|
作者
Swamynathan, S. M. [1 ]
Banumathi, V. [2 ]
机构
[1] SNS Coll Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Anna Univ, Reg Ctr, Dept ECE, Coimbatore, Tamil Nadu, India
关键词
Reversible gate; Verilog Hardware Description Language; Feynman gate; Peres gate; Toffoli gate; Fredkin gate; Arithmetic Logic Unit;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
An Arithmetic logic Unit (ALU) is used in arithmetic, logical function in all processor. It is also an important subsystem in digital system design. Arithmetic Logic Unit (ALU) is one of the most important components of any system and is used in many appliances like calculators, cell phones, and computers. A 32-bit ALU was designed using Verilog HDL with the logical gates such as AND and OR for each one bit ALU circuit. The design was implemented in Xilinx. It can work fast than the ALU processor using less power. The design of an ALU and a Cache memory for use in a high performance processor was examined. Reversible logic vital in recent years because it has ability to reduce the power dissipation which is main requirement in low power design. ALU which are designed using non reversible logic gates consume more power. So there is a need for lesser power consumption and the reversible logic has been playing vital role during recent years for low power VLSI Design techniques. This technique helps in reducing power consumption and power dissipation. This paper presents an implementation of ALU based on reversible logic while comparing it to an ALU architecture with the normal logic gates. All the modules are simulated in modelsim SE 6.4c and synthesised using Xilinx ISE 14.5. ALU which is designed using non reversible logic gates consume more power of about 0.312 mw and the implementation of ALU based on reversible logic reduces the power consumption during operations to about 5.1 percentages.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Design and Evaluation of A Novel Reconfigurable ALU Based on FPGA
    Feng, Chunyang
    Yang, Liang
    PROCEEDINGS 2013 INTERNATIONAL CONFERENCE ON MECHATRONIC SCIENCES, ELECTRIC ENGINEERING AND COMPUTER (MEC), 2013, : 2286 - 2290
  • [22] Design and Implementation of a high speed 4bit ALU using BASYS3 FPGA Board
    Panigrahi, Amrit Kumar
    Patra, Sasmita
    Agrawal, Muskan
    Satapathy, Subhasis
    2019 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2019,
  • [23] A New ALU Architecture Design using Reversible Logic
    Banerjee, Arindam
    Das, Debesh Kumar
    2016 SIXTH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2016), 2016, : 187 - 191
  • [24] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate
    Anitha, R.
    Deshmukh, Neha
    Agarwal, Prashant
    Sahoo, Sarat Kumar
    Karthikeyan, S. Prabhakar
    Reglend, Jacob
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [25] Design and analysis of area efficient QCA based reversible logic gates
    Singh, Gurmohan
    Sarin, R. K.
    Raj, Balwinder
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 59 - 68
  • [26] Design, Analysis and Performance Comparison of GNRFET based Adiabatic 8-bit ALU
    Aradhya, H. V. Ravish
    Mahadikar, Megaraj T.
    Muniraj, R.
    Suraj, M. S.
    Moiz, Mohammed
    Madan, H. R.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1584 - 1588
  • [27] Design and Implementation of FPGA Based 32 Bit Floating Point Processor for DSP Application.
    Burud, Anand
    Bhaskar, Pradip
    2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [28] Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor
    Ferdous, Tasnim
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 484 - 489
  • [29] Design of a Reversible ALU based on Novel Programmable Reversible Logic Gate Structures
    Morrison, Matthew
    Ranganathan, Nagarajan
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 126 - 131
  • [30] SSTL Based Green Image ALU Design on different FPGA
    Das, Teerath
    Pandey, Bishwajeet
    Rahman, Md Atiqur
    Kumar, Tanesh
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 146 - 150