Design and Analysis of FPGA Based 32 Bit ALU Using Reversible Gates

被引:0
|
作者
Swamynathan, S. M. [1 ]
Banumathi, V. [2 ]
机构
[1] SNS Coll Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Anna Univ, Reg Ctr, Dept ECE, Coimbatore, Tamil Nadu, India
关键词
Reversible gate; Verilog Hardware Description Language; Feynman gate; Peres gate; Toffoli gate; Fredkin gate; Arithmetic Logic Unit;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
An Arithmetic logic Unit (ALU) is used in arithmetic, logical function in all processor. It is also an important subsystem in digital system design. Arithmetic Logic Unit (ALU) is one of the most important components of any system and is used in many appliances like calculators, cell phones, and computers. A 32-bit ALU was designed using Verilog HDL with the logical gates such as AND and OR for each one bit ALU circuit. The design was implemented in Xilinx. It can work fast than the ALU processor using less power. The design of an ALU and a Cache memory for use in a high performance processor was examined. Reversible logic vital in recent years because it has ability to reduce the power dissipation which is main requirement in low power design. ALU which are designed using non reversible logic gates consume more power. So there is a need for lesser power consumption and the reversible logic has been playing vital role during recent years for low power VLSI Design techniques. This technique helps in reducing power consumption and power dissipation. This paper presents an implementation of ALU based on reversible logic while comparing it to an ALU architecture with the normal logic gates. All the modules are simulated in modelsim SE 6.4c and synthesised using Xilinx ISE 14.5. ALU which is designed using non reversible logic gates consume more power of about 0.312 mw and the implementation of ALU based on reversible logic reduces the power consumption during operations to about 5.1 percentages.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Design and analysis of SRAM cell using reversible logic gates towards smart computing
    O. Mohana chandrika
    M. Siva kumar
    The Journal of Supercomputing, 2022, 78 : 2287 - 2306
  • [42] Simulation And Verification Of Voltage And Capacitance Scalable 32-bit Wi-Fi ah Channel Enable ALU Design on 40nm FPGA
    Singh, Shivangni
    Agarwal, Madhavika
    Agrawal, Neha
    Kumar, Anjan
    Pandey, Bishwajeet
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 1363 - 1366
  • [43] Design and analysis of SRAM cell using reversible logic gates towards smart computing
    Mohana Chandrika, O.
    Siva Kumar, M.
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (02): : 2287 - 2306
  • [44] 32-bit Datapath AES IP Core Based on FPGA
    Tang, Hongwei
    INDUSTRIAL INSTRUMENTATION AND CONTROL SYSTEMS II, PTS 1-3, 2013, 336-338 : 1848 - 1851
  • [45] Design of the 16-bit ADC Using FPGA
    Sun, JiangFeng
    Xu, XiuZhen
    ELECTRICAL INFORMATION AND MECHATRONICS AND APPLICATIONS, PTS 1 AND 2, 2012, 143-144 : 92 - +
  • [46] Design of 8 bit Reconfigurable ALU Using Quantum Dot Cellular Automata
    Pandiammal, K.
    Meganathan, D.
    2018 IEEE 13TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2018, : 176 - 179
  • [47] Testable Design of Reversible Circuits Using Parity Preserving Gates
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    IEEE DESIGN & TEST, 2018, 35 (04) : 56 - 64
  • [48] High Speed Efficient Multiplier Design using Reversible Gates
    Radha, N.
    Maheswari, M.
    2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
  • [49] Design of Arithmetic Logic Unit using Reversible Logic Gates
    Priyanka, V
    Reddy, Narla Surendranath
    Jeevana, Gogineni
    Arab, Mohd Aftab
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [50] Efficient Design of Reversible Adder and Multiplier Using Peres Gates
    Kadbe, Premanand K.
    Markande, Shriram D.
    APPLIED SCIENCES-BASEL, 2024, 14 (20):