共 50 条
- [41] Design and analysis of SRAM cell using reversible logic gates towards smart computing The Journal of Supercomputing, 2022, 78 : 2287 - 2306
- [42] Simulation And Verification Of Voltage And Capacitance Scalable 32-bit Wi-Fi ah Channel Enable ALU Design on 40nm FPGA 2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 1363 - 1366
- [43] Design and analysis of SRAM cell using reversible logic gates towards smart computing JOURNAL OF SUPERCOMPUTING, 2022, 78 (02): : 2287 - 2306
- [44] 32-bit Datapath AES IP Core Based on FPGA INDUSTRIAL INSTRUMENTATION AND CONTROL SYSTEMS II, PTS 1-3, 2013, 336-338 : 1848 - 1851
- [45] Design of the 16-bit ADC Using FPGA ELECTRICAL INFORMATION AND MECHATRONICS AND APPLICATIONS, PTS 1 AND 2, 2012, 143-144 : 92 - +
- [46] Design of 8 bit Reconfigurable ALU Using Quantum Dot Cellular Automata 2018 IEEE 13TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2018, : 176 - 179
- [48] High Speed Efficient Multiplier Design using Reversible Gates 2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
- [49] Design of Arithmetic Logic Unit using Reversible Logic Gates 2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
- [50] Efficient Design of Reversible Adder and Multiplier Using Peres Gates APPLIED SCIENCES-BASEL, 2024, 14 (20):