Strategy Design for Controlling On-Chip Photonic Circuits

被引:0
|
作者
Zeng, Jun [1 ]
Sun, Donglei [1 ]
Liu, Xiaoming [1 ]
Cao, Xiangyang [1 ]
Yang, Bin [1 ]
Wang, Nan [1 ]
Liu, Dong [1 ]
Mu, Ying [1 ]
机构
[1] State Grid Shandong Elect Power Co, Econ & Technol Res Inst, Jinan, Shandong, Peoples R China
关键词
photonic integrated circuit; bipolar junction transistor design; parasitic capacitance; susceptible cavity; control strategy;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper does an extensive analysis of highspeed bipolar junction transistor which includes the structure of the transistor and doping concentration of each region. The main limitations of the desired characteristic are parasitic capacitance and carrier recombination regions. The gain of the amplifier will decrease as the operation frequency increase because of the parasitic capacitance. The bipolar junction transistor design is mainly aiming to reduce the parasitic capacitance and ensure that the recombination occurs at collector region. Furthermore, a photonic circuit is introduced in the project. The photonic circuit is unstable because of a susceptible cavity. The circuit can be enhanced by introducing a feedback control circuit. This work will also use the designed BJT to construct a feedback control circuit which includes a differential amplifier and a reference current generator. The feedback control circuit will not only make the photonic circuit stable but also be efficient and low noise. The layout of the full feedback control circuit and the structure of the BJT are presented to illustrate the effectiveness of the designed strategy for controlling on-chip photonic circuits.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Design of on-chip temperature-controlling system for MEMS vibratory gyroscope
    Key Laboratory of Micro-Inertial Instrument and Advanced Navigation Technology of Ministry of Educ., Southeast University, Nanjing 210096, China
    Li, H. (hsli@seu.edu.cn), 1600, Southeast University (43):
  • [32] Feasibility of plasmonic circuits for on-chip interconnects
    Fukuda, M.
    Tonooka, Y.
    Inoue, T.
    Ota, M.
    SOLID-STATE ELECTRONICS, 2019, 156 : 33 - 40
  • [33] On-chip quantum simulation with superconducting circuits
    Andrew A. Houck
    Hakan E. Türeci
    Jens Koch
    Nature Physics, 2012, 8 (4) : 292 - 299
  • [34] On-chip quantum simulation with superconducting circuits
    Houck, Andrew A.
    Tuereci, Hakan E.
    Koch, Jens
    NATURE PHYSICS, 2012, 8 (04) : 292 - 299
  • [35] On-chip sampling in CMOS integrated circuits
    Delmas-Bendhia, S
    Caignet, F
    Sicard, E
    Roca, M
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 1999, 41 (04) : 403 - 406
  • [36] Integrated Photonic Interrogator with On-Chip References
    Koste, Glen P.
    Cheng, Baokai
    Tsakalakos, Loucas
    2021 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2021,
  • [37] On-Chip Microwave Photonic Signal Processing
    Yi, Xiaoke
    Tian, Xiaoyi
    Song, Shijie
    Chew, Suen Xin
    Li, Liwei
    Nguyen, Linh
    2022 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE, ACP, 2022, : 1840 - 1843
  • [38] Photonic VLSI for on-chip computing architectures
    Apsel, A
    Yin, T
    Pappu, AM
    NANOPHOTONICS FOR COMMUNICATION: MATERIALS AND DEVICES, 2004, 5597 : 1 - 12
  • [39] Switches and routing for on-chip photonic networks
    Bernier, Eric
    Goodwill, Dominic J.
    Jiang, Jia
    Dumais, Patrick
    Celo, Dritan
    Zhang, Chunshu
    Mehrvar, Hamid
    Luo, Yong
    Rad, Mohammad
    Li, Ming
    Zhao, Fei
    Zhang, Chunhui
    He, Jifang
    Ding, Yun
    Wei, Yuming
    Liu, Wanyuan
    Tu, Xin
    Geng, Dongyu
    2019 24TH OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC) AND 2019 INTERNATIONAL CONFERENCE ON PHOTONICS IN SWITCHING AND COMPUTING (PSC), 2019,
  • [40] On-Chip Reconfigurable Microwave Photonic Processor
    ZHANG Weifeng
    WANG Bin
    ChineseJournalofElectronics, 2023, 32 (02) : 334 - 342