Strategy Design for Controlling On-Chip Photonic Circuits

被引:0
|
作者
Zeng, Jun [1 ]
Sun, Donglei [1 ]
Liu, Xiaoming [1 ]
Cao, Xiangyang [1 ]
Yang, Bin [1 ]
Wang, Nan [1 ]
Liu, Dong [1 ]
Mu, Ying [1 ]
机构
[1] State Grid Shandong Elect Power Co, Econ & Technol Res Inst, Jinan, Shandong, Peoples R China
关键词
photonic integrated circuit; bipolar junction transistor design; parasitic capacitance; susceptible cavity; control strategy;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper does an extensive analysis of highspeed bipolar junction transistor which includes the structure of the transistor and doping concentration of each region. The main limitations of the desired characteristic are parasitic capacitance and carrier recombination regions. The gain of the amplifier will decrease as the operation frequency increase because of the parasitic capacitance. The bipolar junction transistor design is mainly aiming to reduce the parasitic capacitance and ensure that the recombination occurs at collector region. Furthermore, a photonic circuit is introduced in the project. The photonic circuit is unstable because of a susceptible cavity. The circuit can be enhanced by introducing a feedback control circuit. This work will also use the designed BJT to construct a feedback control circuit which includes a differential amplifier and a reference current generator. The feedback control circuit will not only make the photonic circuit stable but also be efficient and low noise. The layout of the full feedback control circuit and the structure of the BJT are presented to illustrate the effectiveness of the designed strategy for controlling on-chip photonic circuits.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] On-Chip Photonic Spin Hall Lens
    Du, Luping
    Xie, Zhenwei
    Si, Guangyuan
    Yang, Aiping
    Li, Congcong
    Lin, Jiao
    Li, Guixin
    Wang, Hong
    Yuan, Xiaocong
    ACS PHOTONICS, 2019, 6 (08) : 1840 - 1847
  • [42] On-Chip Reconfigurable Microwave Photonic Processor
    Zhang, Weifeng
    Wang, Bin
    CHINESE JOURNAL OF ELECTRONICS, 2023, 32 (02) : 334 - 342
  • [43] On-chip wavelength locking for photonic switches
    Khope, Akhilesh S. P.
    Hirokawa, Takako
    Netherton, Andrew M.
    Saeidi, Mitra
    Xia, Yujie
    Volet, Nicolas
    Schow, Clint
    Helkey, Roger
    Theogarajan, Luke
    Saleh, Adel A. M.
    Bowers, John E.
    Alferness, Rod C.
    OPTICS LETTERS, 2017, 42 (23) : 4934 - 4937
  • [44] On-chip tunable photonic delay line
    Ji, Xingchen
    Yao, Xinwen
    Gan, Yu
    Mohanty, Aseema
    Tadayon, Mohammad A.
    Hendon, Christine P.
    Lipson, Michel
    APL PHOTONICS, 2019, 4 (09)
  • [45] Integration of molybdenum silicide superconducting nanowires with quantum photonic circuits for on-chip single photon detection
    Erotokritou, Kleanthis
    Heath, Robert M.
    Banerjee, Archan
    Sorel, Marc
    Hadfield, Robert H.
    2017 16TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2017,
  • [46] On-chip bacterial foraging training in silicon photonic circuits for projection-enabled nonlinear classification
    Guangwei Cong
    Noritsugu Yamamoto
    Takashi Inoue
    Yuriko Maegami
    Morifumi Ohno
    Shota Kita
    Shu Namiki
    Koji Yamada
    Nature Communications, 13
  • [47] On-chip bacterial foraging training in silicon photonic circuits for projection-enabled nonlinear classification
    Cong, Guangwei
    Yamamoto, Noritsugu
    Inoue, Takashi
    Maegami, Yuriko
    Ohno, Morifumi
    Kita, Shota
    Namiki, Shu
    Yamada, Koji
    NATURE COMMUNICATIONS, 2022, 13 (01)
  • [48] On-chip positionable photonic waveguides for chip-to-chip optical interconnects
    Peters, Tjitte-Jelte
    Tichem, Marcel
    SILICON PHOTONICS AND PHOTONIC INTEGRATED CIRCUITS V, 2016, 9891
  • [49] Photonic Crystal Lasers for Chip-to-Chip and On-Chip Optical Interconnects
    Sato, Tomonari
    Takeda, Koji
    Shinya, Akihiko
    Notomi, Masaya
    Hasebe, Koichi
    Kakitsuka, Takaaki
    Matsuo, Shinji
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2015, 21 (06) : 728 - 737
  • [50] Calibrating On-chip Thermal Sensors in Integrated Circuits: A Design-for-Calibration Approach
    Chunhua Yao
    Kewal K. Saluja
    Parmesh Ramanathan
    Journal of Electronic Testing, 2011, 27 : 711 - 721