Parallel Pipelined FFT Architecture for Real Valued Signals using Radix-2

被引:0
|
作者
Mali, Shivaraja kumar [1 ]
Lakkannavar, Manjunath C. [1 ]
机构
[1] MSRIT Bangalore, Dept Elect & Commun, Bengaluru, Karnataka, India
来源
2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT) | 2016年
关键词
CFFT; CSDM; FFT; Parallel pipelinedArchitecture (PPA); Area Optimization; PROCESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The pipelined architecture has gained popularity due to its ability to achieve high throughput and low hardware complexity, low power consumption. Thus, these architectures are widely used in many applications, mainly for the real-time applications. The fast Fourier transform (FFT) offers optimized design for the complex samples, i.e., complex valued FFT (CFFT) but not for the real input samples, i.e., real-valued FFT (RFFT). This paper presents the four parallel pipelined architecture (PPA) for the RFFT by using a canonical-signed-digit multiplier (CSDM) to optimize the area. The obtained results are compared with the pipelined architecture of author Salehi et al. [1] and is examined that the proposed architecture is efficient in area optimization.
引用
收藏
页码:1277 / 1281
页数:5
相关论文
共 50 条
  • [41] A Novel Generic Low Latency Hybrid Architecture for Parallel Pipelined Radix-2k Feed Forward FFT
    Nazmy, Mahmoud
    Nasr, Omar
    Fahmy, Hossam
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [42] A Low Power Radix-2 FFT Accelerator for FPGA
    Mookherjee, Soumak
    DeBrunner, Linda
    DeBrunner, Victor
    2015 49TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2015, : 447 - 451
  • [43] FFT Architectures for Real-Valued Signals Based on Radix-23 and Radix-24 Algorithms
    Ayinala, Manohar
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (09) : 2422 - 2430
  • [44] Optimal Radix-2 FFT Compatible Filters for GFDM
    Nimr, Ahmad
    Matthe, Maximilian
    Zhang, Dan
    Fettweis, Gerhard
    IEEE COMMUNICATIONS LETTERS, 2017, 21 (07) : 1497 - 1500
  • [45] FPGA based area optimized parallel pipelined Radix-22 feed forward FFT architecture
    Ajmal, S. A.
    Gangadharaiah, S. L.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1302 - 1307
  • [46] High Speed FFT Processor Design using Radix-24 Pipelined Architecture
    Badar, Swapnil
    Dandekar, D. R.
    2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 1050 - 1055
  • [47] Memory-efficient Radix-2 FFT Processor using CORDIC Algorithm
    Bansal, Puneet
    Dhaliwal, B. S.
    Gill, S. S.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [48] Evaluation of Radix-2 and Radix-4 FFT Processing on a Reconfigurable Platform
    Hussain, Waqar
    Garzia, Fabio
    Nurmi, Jari
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 249 - 254
  • [49] A Radix-2/3/22/23 MDC Architecture for Variable-Length FFT Processors
    Luo, Hsin-Fu
    Shieh, Ming-Der
    Lee, Kun-Hsien
    2015 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2015, : 180 - 181
  • [50] Low-Power Split-Radix FFT Processors Using Radix-2 Butterfly Units
    Qian, Zhuo
    Margala, Martin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (09) : 3008 - 3012