Parallel Pipelined FFT Architecture for Real Valued Signals using Radix-2

被引:0
|
作者
Mali, Shivaraja kumar [1 ]
Lakkannavar, Manjunath C. [1 ]
机构
[1] MSRIT Bangalore, Dept Elect & Commun, Bengaluru, Karnataka, India
来源
2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT) | 2016年
关键词
CFFT; CSDM; FFT; Parallel pipelinedArchitecture (PPA); Area Optimization; PROCESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The pipelined architecture has gained popularity due to its ability to achieve high throughput and low hardware complexity, low power consumption. Thus, these architectures are widely used in many applications, mainly for the real-time applications. The fast Fourier transform (FFT) offers optimized design for the complex samples, i.e., complex valued FFT (CFFT) but not for the real input samples, i.e., real-valued FFT (RFFT). This paper presents the four parallel pipelined architecture (PPA) for the RFFT by using a canonical-signed-digit multiplier (CSDM) to optimize the area. The obtained results are compared with the pipelined architecture of author Salehi et al. [1] and is examined that the proposed architecture is efficient in area optimization.
引用
收藏
页码:1277 / 1281
页数:5
相关论文
共 50 条
  • [21] Conflict Free, Parallel Memory Access for Radix-2 FFT Processors
    Polychronakis, N.
    Reisis, D.
    Tsilis, E.
    Zokas, I.
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 973 - 976
  • [22] A novel parallel prefix adder for optimized Radix-2 FFT processor
    Garima Thakur
    Harsh Sohal
    Shruti Jain
    Multidimensional Systems and Signal Processing, 2021, 32 : 1041 - 1063
  • [23] A RADIX-2 FFT ON THE CONNECTION MACHINE
    JOHNSSON, SL
    KRAWITZ, RL
    FRYE, R
    MACDONALD, D
    PROCEEDINGS : SUPERCOMPUTING 89, 1989, : 809 - 819
  • [24] A novel parallel prefix adder for optimized Radix-2 FFT processor
    Thakur, Garima
    Sohal, Harsh
    Jain, Shruti
    MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2021, 32 (03) : 1041 - 1063
  • [25] An efficient SIMD parallel memory structure for radix-2 FFT computation
    Chen H.-Y.
    Yang C.
    Liu S.
    Liu Z.
    Chen, Hai-Yan (hychen608@163.com), 2016, Chinese Institute of Electronics (44): : 241 - 246
  • [26] DESIGN AND IMPLEMENTATION OF PIPELINED RADIX-2 SDF-SDC FFT USING MODIFIED CARRY SELECT ADDER
    Jayakumar, D.
    Logashanmugam, E.
    IIOAB JOURNAL, 2016, 7 : 137 - 143
  • [27] Efficient Implementation of Radix-2 FFT Architecture using CORDIC for Signal Processing Applications.
    Shashikala, B. N.
    Sudha, B. S.
    Sarkar, Sayantam
    2020 5TH IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS ON ELECTRONICS, INFORMATION, COMMUNICATION & TECHNOLOGY (RTEICT-2020), 2020, : 137 - 142
  • [28] Phase congruency implementation in ImageJ using Radix-2 FFT
    Jacanamejoy, Carlos A.
    Forero, Manuel G.
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XLIV, 2021, 11842
  • [29] RADIX-2 FFT BUTTERFLY PROCESSOR USING DISTRIBUTED ARITHMETIC
    MACTAGGART, IR
    JACK, MA
    ELECTRONICS LETTERS, 1983, 19 (02) : 43 - 44
  • [30] Energy efficient VLSI architecture of real-valued serial pipelined FFT
    Hazarika, Jinti
    Khan, Mohd. Tasleem
    Ahamed, Shaik Rafi
    Nemade, Harshal B.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (06): : 461 - 469