3D wafer level packaging technology based on the co-planar Au-Si bonding structure

被引:13
|
作者
Liang, Hengmao [1 ,2 ]
Liu, Song [1 ,2 ]
Xonig, Bin [1 ]
机构
[1] Chinese Acad Sci, Sci & Technol Microsyst Lab, Shanghai Inst Microsyst & Informat Technol, 865 Changning Rd, Shanghai 200050, Peoples R China
[2] UCAS, 19A Yuquan Rd, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
wafer-level packaging; vertical interconnection; co-planar bonding structure; Au-Si eutectic bonding; ohmic contact; specific contact resistance; MEMS RESONATORS;
D O I
10.1088/1361-6439/aafb83
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Driven by ever-growing demands on 3D integration, various state-of-the-art electronics packaging techniques have been developed. This study presents a novel and cost-efficient 3D wafer level packaging technology based on co-planar Au-Si bonding structures, whose two remarkable features are (1) eliminating the height difference derived from multi-layer metal interconnection lines crossing bonding rings by building co-planar bonding structures and (2) accomplishing vertical interconnections of low-resistivity Si column structures by forming Au-Si bonding ohmic contacts. In this paper, the packaging structure is interpreted by designs, fabrications and tests, in which the efficiency verification on co-planar bonding structures and vertical interconnections is concretely addressed. The performances on co-planar bonding structures have been revealed by 3D profiles of bonding surfaces, cross-sectional SEM images (the gap-free bonding layer) and tensile tests for Au-Si bonding strength. Besides, tests on leak rates of packaged chips indicate good packaging hermeticity. In terms of vertical interconnection properties, an in situ extracting method on the specific contact resistance (rho(c)) is also introduced to quantitatively appraise the quality of Au-Si ohmic contacts. Therefrom, the measured resistance of a vertical interconnection (similar to 1 Omega) could be qualified for most devices' interconnection requirements. And further, the extracted rho(c) values of 1.83-3.48 x 10(-8) Omega . m(2) also imply forming of good ohmic contacts in Au-Si bonding. More importantly, being analogously conducted by any available eutectic bonding techniques, this 3D packaging method has inherently extensive application prospects.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] TSV-FREE VERTICAL INTERCONNECTION TECHNOLOGY USING AU-SI EUTECTIC BONDING FOR MEMS WAFER-LEVEL PACKAGING
    Liang, Hengmao
    Liu, Song
    Xiong, Bin
    2019 20TH INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS, ACTUATORS AND MICROSYSTEMS & EUROSENSORS XXXIII (TRANSDUCERS & EUROSENSORS XXXIII), 2019, : 1666 - 1669
  • [2] 3D Assembly using Au-Si Eutectic and Au-Au Thermocompression Wafer Level Bonding for M(O)EMS Device Fabrication
    Lani, S.
    Canonica, M.
    Bayat, D.
    Ataman, C.
    Noell, W.
    de Rooij, N.
    SEMICONDUCTOR WAFER BONDING 11: SCIENCE, TECHNOLOGY, AND APPLICATIONS - IN HONOR OF ULRICH GOSELE, 2010, 33 (04): : 37 - 46
  • [3] Wafer level packaging for gyroscope by Au/Si eutectic bonding
    Ruan, Y
    Zhang, DC
    Yang, ZC
    Wang, M
    Yu, XM
    MEMS/MOEMS TECHNOLOGIES AND APPLICATIONS, 2002, 4928 : 155 - 159
  • [4] Modelling and characterization on wafer to wafer hybrid bonding technology for 3D IC packaging
    Ji, L.
    Che, F. X.
    Ji, H. M.
    Li, H. Y.
    Kawano, M.
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 87 - 94
  • [5] Wafer level packaging and 3D interconnect for IC technology
    Islam, R
    Brubaker, C
    Lindner, P
    Schaefer, C
    2002 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2002, : 212 - 217
  • [6] 3D wafer level packaging
    Savastiouk, S
    Siniaguine, O
    Korczynski, E
    Tilenschi, M
    MICRO MATERIALS, PROCEEDINGS, 2000, : 240 - 243
  • [7] 3D wafer level packaging
    Savastiouk, S
    Siniaguine, O
    Korczynski, E
    2000 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, 2000, 4217 : 26 - 31
  • [8] Hybrid Au-Au Bonding Technology using Planar Adhesive Structure for 3D Integration
    Nimura, Masatsugu
    Mizuno, Jun
    Shigetou, Akitsu
    Sakuma, Katsuyuki
    Ogino, Hiroshi
    Enomoto, Tomoyuki
    Shoji, Shuichi
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1153 - 1157
  • [9] Polymer Direct Bonding Characterization in Wafer Level Packaging for 3D Integration
    Ou-Yang, T. Y.
    Hsiao, C. C.
    Lee, O. H.
    Chiang, C. W.
    Fu, H. C.
    Lin, W. H.
    Chang, H. H.
    2021 16TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2021, : 173 - 176
  • [10] Wafer-level bonding/stacking technology for 3D integration
    Ko, Cheng-Ta
    Chen, Kuan-Neng
    MICROELECTRONICS RELIABILITY, 2010, 50 (04) : 481 - 488