Nanoscale Tri Gate MOSFET for Ultra Low Power Applications Using High-k Dielectrics

被引:0
|
作者
Nirmal, D. [1 ]
Kumar, P. Vijay [1 ]
Joy, Doreen [1 ]
Jebalin, Binola K. [1 ]
Kumar, N. Mohan [1 ]
机构
[1] Karunya Univ, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Triple-Gate; CMOS; VLSI; low power; high-k; PERFORMANCE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Triple-Gate (TG) MOSFET has emerged as one of the promising devices to extend CMOS technology beyond the scaling limit of conventional CMOS technology. Triple gate MOSFET has an excellent scalability and better Short Channel Effect immunity. They are used for CMOS applications beyond the 22 nm node. In order to reduce the leakage current for device beyond the 22 nm, the gate dielectric is replaced with different High-k dielectric material. Triple Gate MOSFET is developed using Sentaurus simulator and its performance is analyzed for various device parameters. It is observed that the integation of high-k gate oxide dielectric material in Triple gate MOSFET significantly reduce the short channel effects and the leakage current. The parameters such as ON current, OFF current, Ion/Ioff ratio, DIBL(Drain Induced Barrier Lowering), transconductance, transconductance generation factor, output resistance, intrinsic gain and intrinsic gate capacitances are analyzed in this paper. The suitability of nanoscale Triple gate MOSFET for circuit applications is observed with the help of an inverter circuit and their gain values are calculated for VLSI low power applications.
引用
收藏
页码:12 / 19
页数:8
相关论文
共 50 条
  • [21] Nanoscale and device level analysis of the resistive switching phenomenon in ultra-thin high-k gate dielectrics
    Crespo-Yepes, A.
    Martin-Martinez, J.
    Iglesias, V.
    Rodriguez, R.
    Porti, M.
    Nafria, M.
    Aymerich, X.
    Lanza, M.
    PROCEEDINGS OF THE 2013 SPANISH CONFERENCE ON ELECTRON DEVICES (CDE 2013), 2013, : 281 - 284
  • [22] Analysis of the design space available for high-k gate dielectrics in nanoscale MOSFETs
    Frank, DJ
    Wong, HSP
    SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) : 485 - 491
  • [23] Impact of high-k gate dielectrics on the device and circuit performance of nanoscale FinFETs
    Manoj, C. R.
    Rao, V. Ramgopal
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (04) : 295 - 297
  • [24] Performance Analysis and Improvement of Nanoscale Double Gate Junctionless Transistor based Inverter using high-K Gate Dielectrics
    Baidya, Achinta
    Lenka, T. R.
    Baishya, S.
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [25] High-k polymer nanocomposites as gate dielectrics for organic electronics applications
    Lu, Jiongxin
    Moon, Kyoung-Sik
    Wong, C. P.
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 453 - +
  • [26] Optical metrology for ultra-thin oxide and high-K gate dielectrics
    Chism, WW
    Diebold, AC
    Price, J
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 2003, 683 : 124 - 128
  • [27] Performance Investigation of Gate Engineered tri-Gate SOI TFETs with Different High-K Dielectric Materials for Low Power Applications
    Vimala, P.
    Samuel, T. S. Arun
    Pandian, M. Karthigai
    SILICON, 2020, 12 (08) : 1819 - 1829
  • [28] Performance Investigation of Gate Engineered tri-Gate SOI TFETs with Different High-K Dielectric Materials for Low Power Applications
    P. Vimala
    T. S. Arun Samuel
    M. Karthigai Pandian
    Silicon, 2020, 12 : 1819 - 1829
  • [29] Low voltage SILC Analysis for High-k/Metal Gate Dielectrics
    Rahim, N.
    Misra, D.
    ADVANCED GATE STACK, SOURCE/DRAIN, AND CHANNEL ENGINEERING FOR SI-BASED CMOS 5: NEW MATERIALS, PROCESSES, AND EQUIPMENT, 2009, 19 (01): : 283 - 287
  • [30] Comparative Analysis of Various Parameters of Tri-Gate MOSFET with High-K Spacer
    Vimala, P.
    Kumar, Nithin N. R.
    JOURNAL OF NANO RESEARCH, 2019, 56 : 119 - 130