Nanoscale Tri Gate MOSFET for Ultra Low Power Applications Using High-k Dielectrics

被引:0
|
作者
Nirmal, D. [1 ]
Kumar, P. Vijay [1 ]
Joy, Doreen [1 ]
Jebalin, Binola K. [1 ]
Kumar, N. Mohan [1 ]
机构
[1] Karunya Univ, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Triple-Gate; CMOS; VLSI; low power; high-k; PERFORMANCE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Triple-Gate (TG) MOSFET has emerged as one of the promising devices to extend CMOS technology beyond the scaling limit of conventional CMOS technology. Triple gate MOSFET has an excellent scalability and better Short Channel Effect immunity. They are used for CMOS applications beyond the 22 nm node. In order to reduce the leakage current for device beyond the 22 nm, the gate dielectric is replaced with different High-k dielectric material. Triple Gate MOSFET is developed using Sentaurus simulator and its performance is analyzed for various device parameters. It is observed that the integation of high-k gate oxide dielectric material in Triple gate MOSFET significantly reduce the short channel effects and the leakage current. The parameters such as ON current, OFF current, Ion/Ioff ratio, DIBL(Drain Induced Barrier Lowering), transconductance, transconductance generation factor, output resistance, intrinsic gain and intrinsic gate capacitances are analyzed in this paper. The suitability of nanoscale Triple gate MOSFET for circuit applications is observed with the help of an inverter circuit and their gain values are calculated for VLSI low power applications.
引用
收藏
页码:12 / 19
页数:8
相关论文
共 50 条
  • [31] SELECTIVE REMOVAL OF HIGH-K GATE DIELECTRICS
    Shamiryan, D.
    Baklanov, M.
    Claes, M.
    Boullart, W.
    Paraschiv, V.
    CHEMICAL ENGINEERING COMMUNICATIONS, 2009, 196 (12) : 1475 - 1535
  • [32] Reliability issues for high-k gate dielectrics
    Oates, AS
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 923 - 926
  • [33] The search continues for high-k gate dielectrics
    Demmin, JC
    SOLID STATE TECHNOLOGY, 2001, 44 (02) : 46 - +
  • [34] Process technology - Gate dielectrics - SiON and high-k dielectrics
    Martin, F.
    Lee, J.
    Technical Digest - International Electron Devices Meeting, 2000,
  • [35] Electrical characterization of high-k gate dielectrics
    Ma, TP
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 361 - 365
  • [36] Opportunities and challenges for high-k gate dielectrics
    Ma, TP
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 1 - 4
  • [37] Investigation of nonuniformity phenomenon in nanoscale SiO2 and high-k gate dielectrics
    Lin, Chien-Chih
    Hwu, Jenn-Gwo
    JOURNAL OF APPLIED PHYSICS, 2012, 112 (06)
  • [38] Towards the Ultimate Scaling of MOSFET Gate Dielectrics - Direct Contact of High-k and Silicon-
    Ahmet, P.
    Kakushima, K.
    Iwai, H.
    DIELECTRICS FOR NANOSYSTEMS 4: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2010, 28 (02): : 69 - +
  • [39] Lateral Power Fin MOSFET With a High-k Passivation for Ultra-Low On-Resistance
    Cheng, Junji
    Lin, Jingjie
    Chen, Weizhen
    Wu, Shiying
    Huang, Haimeng
    Yi, Bo
    IEEE ACCESS, 2020, 8 : 48991 - 48999
  • [40] Effect of fringing capacitances in sub 100 nm MOSFET's with high-K gate dielectrics
    Mohapatra, NR
    Dutta, A
    Desai, MP
    Rao, VR
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 479 - 482