NEM Relay-Based Sequential Logic Circuits for Low-Power Design

被引:19
|
作者
Venkatasubramanian, Ramakrishnan [1 ]
Manohar, Sujan K. [2 ]
Balsara, Poras T. [2 ]
机构
[1] Texas Instruments Inc, DSP Syst Grp, Dallas, TX 75094 USA
[2] Univ Texas Dallas, VLSI Circuits & Syst Lab, Dallas, TX 75080 USA
关键词
Digital circuits; integrated circuit modeling; logic circuits; nanoelectronics; nanoelectromechanical systems; sequential circuits;
D O I
10.1109/TNANO.2013.2252923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoelectromechanical (NEM) relays are a promising class of emerging devices that offer zero off-state leakage and behaves like an ideal switch. The zero leakage operation has generated lot of interest in low power logic design using these relays [1], [2]. This paper presents various sequential circuit topologies using NEM relays and analyzes their power, performance, and area tradeoffs. The mechanical delay is inversely proportional to the gate-base voltage V-gb. This paper also presents an integrated voltage doubler-based flip-flop that improves the performance by 2x by overdriving V-gb. An electromechanical model which accounts for the mechanical, electrical, and dispersion effects of the suspended gate relay operating at 1 V with a nominal air gap of 5-10 nm has been developed based on published fabrication results in [1]. Three sequential logic benchmark circuits were designed using NEM relays to verify the correctness of operation of the proposed circuits. This study explores different relay-based latch and flip-flop topologies, proposes fast sequential circuits that can operate at a frequency of 1/2t(m) (theoretical fastest frequency for NEM relay logic circuits) and further improves speed of sequential circuits by distributed charge boosting.
引用
收藏
页码:386 / 398
页数:13
相关论文
共 50 条
  • [1] BEOL NEM Relay Based Sequential Logic Circuits
    Li, Ren
    Alhadrami, Reem
    Fariborzi, Hossein
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [2] NEM Relay Design for Compact, Ultra-Low-Power Digital Logic Circuits
    Liu, Tsu-Jae King
    Xu, Nuo
    Chen, I-Ru
    Qian, Chuang
    Fujiki, Jun
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [3] Design of CNFET-based Low-Power Ternary Sequential Logic circuits
    Gadgil, Sharvani
    Vudadha, Chetan
    2021 IEEE 21ST INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE NANO 2021), 2021, : 169 - 172
  • [4] Energy and Latency Optimization in NEM Relay-Based Digital Circuits
    Rana, Sunil
    Qin, Tian
    Bazigos, Antonios
    Grogg, Daniel
    Despont, Michel
    Ayala, Christopher Lawrence
    Hagleitner, Christoph
    Ionescu, Adrian Mihai
    Canegallo, Roberto
    Pamunuwa, Dinesh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (08) : 2348 - 2359
  • [5] Design Methodologies, Models and Tools for Very-Large-Scale Integration of NEM Relay-Based Circuits
    Qin, Tian
    Rana, Sunil
    Pamunuwa, Dinesh
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 641 - 648
  • [6] NEM relay based memory architectures for low power design
    Venkatasubramanian, Ramakrishnan
    Manahar, Sujan K.
    Paduvalli, Vikas
    Balsara, Paras T.
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [7] NEM Switch Technologies for Low-Power Logic Applications
    Grogg, Daniel
    Pu, Yu
    Knoll, Armin
    Duerig, Urs
    Drechsler, Ute
    Hagleitner, Christoph
    Despont, Michel
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 970 - 972
  • [8] Low-power register file based on adiabatic logic circuits
    Hu, Jianping
    Li, Hong
    Wu, Yangbo
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 382 - 392
  • [9] A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits
    Kim, Sunmean
    Lee, Sung-Yun
    Park, Sunghye
    Kim, Kyung Rok
    Kang, Seokhyeong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (09) : 3138 - 3151
  • [10] TECHNOLOGY FOR DESIGN OF LOW-POWER CIRCUITS
    BITTMANN, CA
    WILSON, GH
    WHITTIER, RJ
    WAITS, RK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (01) : 29 - +