Multifrequency TAM design for hierarchical SOCs

被引:2
|
作者
Xu, QA
Nicolici, N
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Hong Kong, Peoples R China
[2] McMaster Univ, Dept Elect & Comp Engn, Comp Aided Design & Test Grp, Hamilton, ON L8S 4K1, Canada
关键词
electronic test; mega-cores; system-on-a-chip; test access mechanism;
D O I
10.1109/TCAD.2005.852440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of megacores in hierarchical system-on-a-chip (SOC) presents new challenges to electronic test automation. This paper describes a new framework for designing test access mechanisms (TAMs) for modular testing of hierarchical SOCs. We first explore the concept that TAMs on the same level of design hierarchy employ multiple frequencies for test data transportation. Then we extend this concept to hierarchical SOCs and, by introducing frequency converters at the inputs and outputs of the megacores, the proposed solution not only removes the constraint that the system level TAM width must be wider than the internal TAM width of the megacores, but also facilitates rapid exploration of the tradeoffs between the test application time and the required test area. Experimental results for the ITC'02 SOC Test Benchmarks show that the proposed TAM design algorithms increase the size of the solution space that is explored, which, in turn, will lower the test application time when compared to the existing solutions.
引用
收藏
页码:181 / 196
页数:16
相关论文
共 50 条
  • [31] Design and Testing of a Multifrequency Antenna With a Reconfigurable Feed
    Kumar, Ajith M. M.
    Patnaik, Amalendu
    Christodoulou, Christos G.
    [J]. IEEE ANTENNAS AND WIRELESS PROPAGATION LETTERS, 2014, 13 : 730 - 733
  • [32] Design of a multifrequency high power gyrotron at FZK
    Koppenburg, K
    Arnold, A
    Borie, E
    Dammertz, G
    Drumm, O
    Kartikeyan, MV
    Piosczyk, B
    Thumm, M
    Yang, X
    [J]. TWENTY SEVENTH INTERNATIONAL CONFERENCE ON INFRARED AND MILLIMETER WAVES, CONFERENCE DIGEST, 2002, : 153 - 154
  • [33] A hierarchical modeling framework for on-chip communication architectures of multiprocessing SoCs
    Zhu, Xinping
    Malik, Sharad
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2007, 12 (01)
  • [34] HiLITE: Hierarchical and Lightweight Imitation Learning for Power Management of Embedded SoCs
    Sartor A.L.
    Krishnakumar A.
    Arda S.E.
    Ogras U.Y.
    Marculescu R.
    [J]. IEEE Computer Architecture Letters, 2020, 19 (01): : 63 - 67
  • [35] A Hierarchical Approach Towards System Level Static Timing Verification of SoCs
    Chakraborty, Rupsa
    Chowdhury, Dipanwita Roy
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 201 - 206
  • [36] SoC TAM Design to Minimize Test Application Time
    Zhang, Huiting
    Agrawal, Vishwani D.
    [J]. 2015 IEEE 24TH NORTH ATLANTIC TEST WORKSHOP (NATW), 2015, : 55 - 60
  • [37] A reconfigurable Design-for-Debug infrastructure for SoCs
    Abramovici, Miron
    Bradley, Paul
    Dwarakanath, Kumar
    Levin, Peter
    Memmi, Gerard
    Miller, Dave
    [J]. 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 7 - +
  • [38] Hierarchical recursive signal modeling for multifrequency signals based on discrete measured data
    Xu, Ling
    Chen, Feiyan
    Ding, Feng
    Alsaedi, Ahmed
    Hayat, Tasawar
    [J]. INTERNATIONAL JOURNAL OF ADAPTIVE CONTROL AND SIGNAL PROCESSING, 2021, 35 (05) : 676 - 693
  • [39] Effective and efficient test architecture design for SOCs
    Goel, SK
    Marinissen, EJ
    [J]. INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 529 - 538
  • [40] A methodology for architectural design of multimedia multiprocessor SoCs
    Lv, T
    Ozer, IB
    Chakradhar, ST
    Xu, J
    Wolf, W
    Henkel, J
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (01): : 18 - 26