Multifrequency TAM design for hierarchical SOCs

被引:2
|
作者
Xu, QA
Nicolici, N
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Hong Kong, Peoples R China
[2] McMaster Univ, Dept Elect & Comp Engn, Comp Aided Design & Test Grp, Hamilton, ON L8S 4K1, Canada
关键词
electronic test; mega-cores; system-on-a-chip; test access mechanism;
D O I
10.1109/TCAD.2005.852440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of megacores in hierarchical system-on-a-chip (SOC) presents new challenges to electronic test automation. This paper describes a new framework for designing test access mechanisms (TAMs) for modular testing of hierarchical SOCs. We first explore the concept that TAMs on the same level of design hierarchy employ multiple frequencies for test data transportation. Then we extend this concept to hierarchical SOCs and, by introducing frequency converters at the inputs and outputs of the megacores, the proposed solution not only removes the constraint that the system level TAM width must be wider than the internal TAM width of the megacores, but also facilitates rapid exploration of the tradeoffs between the test application time and the required test area. Experimental results for the ITC'02 SOC Test Benchmarks show that the proposed TAM design algorithms increase the size of the solution space that is explored, which, in turn, will lower the test application time when compared to the existing solutions.
引用
收藏
页码:181 / 196
页数:16
相关论文
共 50 条
  • [21] Design of a PMUT array for Multifrequency Imaging
    Weekers, B.
    Billen, M.
    Haouari, R.
    Rochus, V
    [J]. 2021 22ND INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2021,
  • [22] BERLIOZ COUP-RUDE-DE-TAM-TAM - AUTOBIOGRAPHICAL CONSTRUCTION AS ARTISTIC DESIGN
    KOHRS, KH
    [J]. DEUTSCHE VIERTELJAHRSSCHRIFT FUR LITERATURWISSENSCHAFT UND GEISTESGESCHICHTE, 1989, 63 (01): : 120 - 153
  • [23] ESD Design for low power SoCs
    Gossner, Harald
    [J]. 2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : LV - LVI
  • [24] ARM announces SoCs design move
    不详
    [J]. CONTROL AND INSTRUMENTATION, 1999, 31 (02): : 23 - 23
  • [25] SoCs with MEMS ? Can we include MEMS in the SoCs design and test flow ?
    Mir, S
    Kerkhoff, H
    Blanton, RD
    Bederr, H
    Klim, H
    [J]. 20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 449 - 449
  • [26] Architecture Design of Computing Intensive SoCs
    岳耀
    张春明
    王海欣
    白国强
    陈弘毅
    [J]. Tsinghua Science and Technology, 2009, 14 (04) : 504 - 511
  • [27] Architecture Design of Computing Intensive SoCs
    Yue, Yao
    Zhang, Chunming
    Wang, Haixin
    Bai, Guoqiang
    Chen, Hongyi
    [J]. Tsinghua Science and Technology, 2009, 14 (04) : 504 - 511
  • [28] Automating the design of SOCs using cores
    Bergamaschi, RA
    Bhattacharya, S
    Wagner, R
    Fellenz, C
    Muhlada, M
    White, F
    Lee, WR
    Daveau, JM
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (05): : 32 - 45
  • [29] Optimal Test Access Mechanism (TAM) for Reducing Test Application Time of Core-Based SOCs
    Rau, Jiann-Chyi
    Wu, Po-Han
    Huang, Wnag-Tiao
    Chien, Chih-Lung
    Chen, Chien-Shiun
    [J]. JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2010, 13 (03): : 305 - 314
  • [30] Optimal Test Access Mechanism (TAM) for reducing test application time of core-based SOCs
    Rau, Jiann-Chyi
    Wu, Po-Han
    Huang, Wnag-Tiao
    Chien, Chih-Lung
    Chen, Chien-Shiun
    [J]. Tamkang Journal of Science and Engineering, 2010, 13 (03): : 305 - 314