Multifrequency TAM design for hierarchical SOCs

被引:2
|
作者
Xu, QA
Nicolici, N
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Hong Kong, Peoples R China
[2] McMaster Univ, Dept Elect & Comp Engn, Comp Aided Design & Test Grp, Hamilton, ON L8S 4K1, Canada
关键词
electronic test; mega-cores; system-on-a-chip; test access mechanism;
D O I
10.1109/TCAD.2005.852440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of megacores in hierarchical system-on-a-chip (SOC) presents new challenges to electronic test automation. This paper describes a new framework for designing test access mechanisms (TAMs) for modular testing of hierarchical SOCs. We first explore the concept that TAMs on the same level of design hierarchy employ multiple frequencies for test data transportation. Then we extend this concept to hierarchical SOCs and, by introducing frequency converters at the inputs and outputs of the megacores, the proposed solution not only removes the constraint that the system level TAM width must be wider than the internal TAM width of the megacores, but also facilitates rapid exploration of the tradeoffs between the test application time and the required test area. Experimental results for the ITC'02 SOC Test Benchmarks show that the proposed TAM design algorithms increase the size of the solution space that is explored, which, in turn, will lower the test application time when compared to the existing solutions.
引用
收藏
页码:181 / 196
页数:16
相关论文
共 50 条
  • [1] Design and optimization of multi-level TAM architectures for hierarchical SOCs
    Iyengar, V
    Chakrabarty, K
    Krasniewski, MD
    Kumar, GN
    [J]. 21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 299 - 304
  • [2] Design of dynamically assignmentable TAM width for testing core-based SOCs
    Rau, Jiann-Chyi
    Chen, Chien-Shiun
    Wu, Po-Han
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1399 - +
  • [3] Integrated test scheduling, wrapper design, and TAM assignment for hierarchical SOC
    Harmanani, Haidar M.
    Farah, Rana
    [J]. 2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1114 - 1117
  • [4] Efficient wrapper/TAM co-optimization for large SOCs
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 491 - 498
  • [5] Interconnect is key in hierarchical approach to SOCs
    Tuck, B
    [J]. COMPUTER DESIGN, 1998, 37 (07): : 22 - 23
  • [6] A hierarchical self test scheme for SoCs
    Kretzschmar, C
    Galke, C
    Vierhaus, HT
    [J]. 10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 37 - 42
  • [7] Optimization of dual-speed TAM architectures for efficient modular testing of SOCs
    Sehgal, Anuja
    Chakrabarty, Krishnendu
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (01) : 120 - 133
  • [8] A Branch-&-Bound Algorithm for TAM Optimization in Multi-Vdd SoCs
    Vartziotis, Fotios
    Kavousianos, Xrysovalantis
    Chakrabarty, Krishnendu
    [J]. 2015 20th IEEE European Test Symposium (ETS), 2015,
  • [9] TAM optimization for mixed-signal SOCs using analog test wrappers
    Sehgal, A
    Ozev, S
    Chakrabarty, K
    [J]. ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 95 - 99
  • [10] Multiprocessor design for SoCs
    Dixit, Ashish
    [J]. Electronic Engineering Times, 2005, (1389) : 56 - 62