A 9.6-Gb/s 1.22-mW/Gb/s Data-Jitter Mixing Forwarded-Clock Receiver in 65-nm CMOS

被引:3
|
作者
Chung, Sang-Hye [1 ]
Kim, Lee-Sup [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Daejeon 305701, South Korea
基金
新加坡国家研究基金会;
关键词
Data-jitter mixer (DJM); double-balanced mixer; injection-locked oscillator (ILO); jitter tracking bandwidth; receiver; source synchronous parallel link; SOURCE-SYNCHRONOUS RECEIVER; LINK;
D O I
10.1109/TVLSI.2014.2355840
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a data-jitter mixing (DJM) forwarded-clock receiver is proposed that achieves high jitter correlation between data and a clock for high speed and small power consumption. The first-stage injection-locked oscillator (ILO) filters out high-frequency clock jitter that loses the correlation due to a latency mismatch between data and the clock. Then, a data-jitter mixer in the second stage of the proposed receiver further increases the jitter correlation reduced by nonoptimal jitter filtering in ILO. Moreover, the DJM reduces power supply noise induced jitter from a clock distribution network, while the conventional jitter filter cannot track the high-frequency jitter because of filtering it out. A prototype receiver implemented in 1-V 65-nm CMOS process achieves 9.6 Gb/s with 1.22-mW/Gb/s in spite of a 1.92-ns latency mismatch between data and a clock.
引用
收藏
页码:2023 / 2033
页数:11
相关论文
共 50 条
  • [31] Design Techniques for a 60 Gb/s 173 mW Wireline Receiver Frontend in 65 nm CMOS Technology
    Han, Jaeduk
    Lu, Yue
    Sutardja, Nicholas
    Jung, Kwangmo
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (04) : 871 - 880
  • [32] A 26-28-Gb/s Full-Rate Clock and Data Recovery Circuit With Embedded Equalizer in 65-nm CMOS
    Sun, Li
    Pan, Quan
    Wang, Keh-Chung
    Yue, C. Patrick
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (07) : 2139 - 2149
  • [33] A 20-Gb/s Transmitter With Adaptive Preemphasis in 65-nm CMOS Technology
    Kao, Shih-Yuan
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (05) : 319 - 323
  • [34] A 25-Gb/s 13 mW Clock and Data Recovery Using C2MOS D-Flip-Flop in 65-nm CMOS
    Noguchi, Ryosuke
    Furuichi, Kosuke
    Uemura, Hiromu
    Inoue, Toshiyuki
    Tsuchiya, Akira
    Kishine, Keiji
    Katsurai, Hiroaki
    Nakano, Shinsuke
    Nosaka, Hideyuki
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [35] A 10-Gb/s Eye-Opening Monitor Circuit for Receiver Equalizer Adaptations in 65-nm CMOS
    Lin, Yu-Chuan
    Tsao, Hen-Wai
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (01) : 23 - 34
  • [36] A 76 mW 40-Gb/s SerDes Transmitter With 64:1 MUX In 65-nm CMOS Technology
    Zhou, Naiwen
    Huang, Ke
    Lve, Fangxu
    Wang, Ziqiang
    Zheng, Xuqiang
    Zhang, Chun
    Li, Fule
    Wang, Zhihua
    PROCEEDINGS 2016 IEEE 6TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2016, : 155 - 158
  • [38] A 2.8mW/Gb/s 14Gb/s Serial Link Transceiver in 65nm CMOS
    Saxena, Saurabh
    Shu, Guanghua
    Nandwana, Romesh Kumar
    Talegaonkar, Mrunmay
    Elkholy, Ahmed
    Anand, Tejasvi
    Kim, Seong Joong
    Choi, Woo-Seok
    Hanumolu, Pavan Kumar
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [39] A 0.36 pJ/bit, 12.5 Gb/s Forwarded-Clock Receiver with a Sample Swapping Scheme and a Half-Bit Delay Line
    Bae, Woorham
    Jeong, Gyu-Seob
    Park, Kwanseo
    Cho, Sung-Yong
    Kim, Yoonsoo
    Jeong, Deog-Kyoon
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 447 - +
  • [40] A 4.5 mW/Gb/s 6.4 Gb/s 22+1-Lane Source Synchronous Receiver Core With Optional Cleanup PLL in 65 nm CMOS
    Reutemann, Robert
    Ruegg, Michael
    Keyser, Fran
    Bergkvist, John
    Dreps, Daniel
    Toifl, Thomas
    Schmatz, Martin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) : 2850 - 2860