A 10-Gb/s Eye-Opening Monitor Circuit for Receiver Equalizer Adaptations in 65-nm CMOS

被引:9
|
作者
Lin, Yu-Chuan [1 ]
Tsao, Hen-Wai [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
Delay-locked loop (DLL); equalizer adaptations; eye-opening monitor (EOM); multi-phase clock; voltage-to-time converter (VTC); JITTER;
D O I
10.1109/TVLSI.2019.2935305
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 10-Gb/s on-chip 1-D eye-opening monitor (EOM) for receiver front-end equalizer boost gain adaptations is presented. The proposed EOM circuits report in real-time horizontal eye-openings using equalizer output by calculating the probability density of the waveform in the central row of pixels of the eye diagram. In addition, a novel multi-phase generator circuit with a delay gain calibration is also demonstrated. It is suitable for EOM circuits to generate a multi-phase sampling clock. The proposed 1-D-EOM circuit is included in a 10-Gb/s receiver design to verify its adaptation functions, and the circuit is implemented using the 65-nm CMOS technology. The sampling phase resolution is 1.5625 ps (where the time for one bit is 100 ps, with a total of 64 phases), and the response time is $64 similar to\mu \text{s}$ . The total power consumption of the EOM circuit is 1.5 mW with a 1-V supply voltage, and the circuit occupies a layout area of 60 $\mu \text{m}\,\,\times $ 450 $\mu \text{m}$ . The results show that the reported horizontal eye-opening value is proportional to the value from a real eye diagram monitor from the test buffer.
引用
收藏
页码:23 / 34
页数:12
相关论文
共 50 条
  • [1] A 10-Gb/s Adaptive Look-Ahead Decision Feedback Equalizer With an Eye-Opening Monitor
    Seong, Chang-Kyung
    Rhim, Jinsoo
    Choi, Woo-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (04) : 209 - 213
  • [2] 10-Gb/s Data Frame Generation Circuit with Frequency Modulation in 65-nm CMOS
    Uemura, Hiromu
    Furuichi, Kosuke
    Koda, Natsuyuki
    Inaba, Hiromi
    Kishine, Keiji
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (02) : 238 - 245
  • [3] A 10-Gb/s two-dimensional eye-opening monitor in 0.13-μm standard CMOS
    Analui, B
    Rylyakov, A
    Rylov, S
    Meghelli, M
    Hajimiri, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2689 - 2699
  • [4] A 10-gb/s eye-opening monitor IC for decision-guided adaptation of the frequency response of an optical receiver
    Ellermeyer, T
    Langmann, U
    Wedding, B
    Pöhlmann, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) : 1958 - 1963
  • [5] A 10-Gb/s Power and Area Efficient Clock and Data Recovery Circuit in 65-nm CMOS Technology
    Rhim, Jinsoo
    Choi, Kwang-Chun
    Choi, Woo-Young
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 104 - 107
  • [6] Design of High-linearity Delay Detection Circuit for 10-Gb/s Communication System in 65-nm CMOS
    Furuichi, Kosuke
    Uemura, Hiromu
    Koda, Natsuyuki
    Inaba, Hiromi
    Kishine, Keiji
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 742 - 749
  • [7] A 10 Gbps Eye Opening Monitor in 65 nm CMOS
    Krishnan, Sandeep
    Pavan, Shanthi
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 3028 - 3031
  • [8] A 10-Gb/s6-Vpp Differential Modulator Driver in 65-nm CMOS
    Kim, Yoonsoo
    Bae, Woorham
    Jeong, Deog-Kyoon
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1869 - 1872
  • [9] A 10-Gb/s CMOS serial-link receiver using eye-opening monitoring for adaptive equalization and for clock and data recovery
    Suttorp, Thomas
    Langmann, Ulrich
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 277 - 280
  • [10] A 10-Gb/s receiver with series equalizer and on-chip ISI monitor in 0.11-μm CMOS
    Tomita, Y
    Kibune, M
    Ogawa, J
    Walker, WW
    Tamura, H
    Kuroda, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 986 - 993