A 10-Gb/s Eye-Opening Monitor Circuit for Receiver Equalizer Adaptations in 65-nm CMOS

被引:9
|
作者
Lin, Yu-Chuan [1 ]
Tsao, Hen-Wai [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
Delay-locked loop (DLL); equalizer adaptations; eye-opening monitor (EOM); multi-phase clock; voltage-to-time converter (VTC); JITTER;
D O I
10.1109/TVLSI.2019.2935305
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 10-Gb/s on-chip 1-D eye-opening monitor (EOM) for receiver front-end equalizer boost gain adaptations is presented. The proposed EOM circuits report in real-time horizontal eye-openings using equalizer output by calculating the probability density of the waveform in the central row of pixels of the eye diagram. In addition, a novel multi-phase generator circuit with a delay gain calibration is also demonstrated. It is suitable for EOM circuits to generate a multi-phase sampling clock. The proposed 1-D-EOM circuit is included in a 10-Gb/s receiver design to verify its adaptation functions, and the circuit is implemented using the 65-nm CMOS technology. The sampling phase resolution is 1.5625 ps (where the time for one bit is 100 ps, with a total of 64 phases), and the response time is $64 similar to\mu \text{s}$ . The total power consumption of the EOM circuit is 1.5 mW with a 1-V supply voltage, and the circuit occupies a layout area of 60 $\mu \text{m}\,\,\times $ 450 $\mu \text{m}$ . The results show that the reported horizontal eye-opening value is proportional to the value from a real eye diagram monitor from the test buffer.
引用
收藏
页码:23 / 34
页数:12
相关论文
共 50 条
  • [41] A 38 Gb/s to 43 Gb/s Monolithic Optical Receiver in 65 nm CMOS Technology
    Chen, Yingmei
    Wang, Zhigong
    Fan, Xiangning
    Wang, Hui
    Li, Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (12) : 3173 - 3181
  • [42] A 20-Gb/s Transmitter With Adaptive Preemphasis in 65-nm CMOS Technology
    Kao, Shih-Yuan
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (05) : 319 - 323
  • [43] A passive filter for 10-Gb/s analog equalizer in 0.18-μm CMOS technology
    Lu, Jian-Hao
    Luo, Chi-Lun
    Liu, Shen-Iuan
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 404 - 407
  • [44] A 9.6-Gb/s 1.22-mW/Gb/s Data-Jitter Mixing Forwarded-Clock Receiver in 65-nm CMOS
    Chung, Sang-Hye
    Kim, Lee-Sup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2023 - 2033
  • [45] An 11-Gb/s Receiver With a Dynamic Linear Equalizer in a 22-nm CMOS
    Suemesaglam, Taner
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (04) : 219 - 223
  • [46] A 12-Gb/s 10-ns Turn-On Time Rapid ON/OFF Baud-Rate DFE Receiver in 65-nm CMOS
    Kim, Dongwook
    Ahmed, Mostafa G.
    Choi, Woo-Seok
    Elkholy, Ahmed
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (08) : 2196 - 2205
  • [47] A 5/10 Gb/s Dual-Mode NRZ/PAM4 CDR in 65-nm CMOS
    Ma, Ruichang
    Cao, Mengdi
    Chen, Guopei
    Duan, Luqiang
    Song, Zheng
    Chi, Baoyong
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [48] A 10-Gb/s Receiver with a Continuous-Time Linear Equalizer and 1-Tap Decision-Feedback Equalizer
    Choi, Yongsuk
    Kim, Yong -Bin
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [49] A 12-Gb/s-16.8-dBm OMA Sensitivity 23-mW Optical Receiver in 65-nm CMOS
    Ahmed, Mostafa Gamal
    Talegaonkar, Mrunmay
    Elkholy, Ahmed
    Shu, Guanghua
    Elmallah, Ahmed
    Rylyakov, Alexander
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (02) : 445 - 457
  • [50] 7.4 Gb/s 6.8 mW Source Synchronous Receiver in 65 nm CMOS
    Hossain, Masum
    Carusone, Anthony Chan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (06) : 1337 - 1348