A passive filter for 10-Gb/s analog equalizer in 0.18-μm CMOS technology

被引:4
|
作者
Lu, Jian-Hao [1 ]
Luo, Chi-Lun [1 ]
Liu, Shen-Iuan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/ASSCC.2007.4425716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a high-speed and low-power analog equalizer for a 40-inch trace on FR4 board has been realized in 0.18-mu m CMOS technology. In order to achieve the low-power purpose and compensate the large signal attenuation of the FR4 trace simultaneously, the equalizer is presented by using the proposed RLC passive filter. This passive filter is used to obtain an additional peaking at high frequencies without consuming any power. In addition, the active filter using capacitive degeneration and active feedback techniques is also utilized to compensate the broadband loss. This circuit achieves a data rate of 10-Gb/s and consumes 34.2mW from a 1.8V supply with the output swing up to 200mV(p-p). The chip occupies 0.86x1.28mm(2) and the measured bit error rate (BER) is less than 10(-12).
引用
收藏
页码:404 / 407
页数:4
相关论文
共 50 条
  • [1] An 8-Gb/s Inductorless Adaptive Passive Equalizer in 0.18-μm CMOS Technology
    Moon, Joung-Wook
    Choi, Woo-Young
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (04) : 405 - 410
  • [2] A 75-dB . Ω 10-Gb/s Transimpedance Amplifier in 0.18-μm CMOS Technology
    Jin, Jun-De
    Hsu, Shawn S. H.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2008, 20 (21-24) : 2177 - 2179
  • [3] 10-Gb/s limiting amplifier and laser/modulator driver in 0.18-μm CMOS technology
    Galal, S
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2138 - 2146
  • [4] A 90-dBΩ 10-Gb/s optical receiver analog front-end in a 0.18-μm CMOS technology
    Chen, Wei-Zen
    Lin, Da-Shin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 358 - 365
  • [5] A 10-Gb/s CML I/O Circuit for Backplane Interconnection in 0.18-μm CMOS Technology
    Kao, Min-Sheng
    Wu, Jen-Ming
    Lin, Chih-Hsing
    Chen, Fan-Ta
    Chiu, Ching-Te
    Hsu, Shawn S. H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 688 - 696
  • [6] A 10-Gb/s Simplified Transceiver with a Quarter-Rate 4-Tap Decision Feedback Equalizer in 0.18-μm CMOS Technology
    Yuan, Shuai
    Wang, Ziqiang
    Zheng, Xuqiang
    Huang, Ke
    Wu, Liji
    Wang, Zhihua
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [7] A 10-Gb/s OEIC with Meshed Spatially-Modulated Photo Detector in 0.18-μm CMOS Technology
    Huang, Shih-Hao
    Chen, Wei-Zen
    Chang, Yu-Wei
    Huang, Yang-Tung
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (05) : 1158 - 1169
  • [8] A 10-Gb/sec unclocked current-mode logic (CML) analog decision-feedback equalizer (ADFE) in 0.18-μm CMOS
    Chandramouli, Soumya
    Bien, Franklin
    Kim, Hyoungsoo
    Gebara, Edward
    Laskar, Joy
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 512 - 515
  • [9] 0.18-μm CMOS 10-Gb/s current-mode serial link transmitters
    Yuan, F
    Jiang, J
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (08) : 1863 - 1869
  • [10] A 10-Gb/s CDR/DEMUX with LC delay line VCO in 0.18-μm CMOs
    Rogers, JE
    Long, JR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1781 - 1789